期刊文献+
共找到66篇文章
< 1 2 4 >
每页显示 20 50 100
A low-phase-noise and low-power crystal oscillator for RF tuner 被引量:4
1
作者 唐路 王志功 +1 位作者 曾贤文 徐建 《Journal of Southeast University(English Edition)》 EI CAS 2012年第1期21-24,共4页
A 37. 5 MHz differential complementary metal oxide semiconductor (CMOS) crystal oscillator with low power and low phase noise for the radio frequency tuner of digital radio broadcasting digital radio mondiale (DRAM... A 37. 5 MHz differential complementary metal oxide semiconductor (CMOS) crystal oscillator with low power and low phase noise for the radio frequency tuner of digital radio broadcasting digital radio mondiale (DRAM) and digital audio broadcasting (DAB) systems is realized and characterized. The conventional cross-coupled n-type metal oxide semiconductor (NMOS) transistors are replaced by p-type metal oxide semiconductor (PMOS) transistors to decrease the phase noise in the core part of the crystal oscillator. A symmetry structure of the current mirror is adopted to increase the stability of direct current. The amplitude detecting circuit made up of a single- stage CMOS operational transconductance amplifier (OTA) and a simple amplitude detector is used to improve the current accuracy of the output signals. The chip is fabricated in a 0. 18- pxn CMOS process, and the total chip size is 0. 35 mm x 0. 3 mm. Under a supply voltage of 1.8 V, the measured power consumption is 3.6 mW including the output buffer for 50 testing loads. The proposed crystal oscillator exhibits a low phase noise of - 134. 7 dBc/Hz at 1-kHz offset from the center frequency of 37. 5 MHz. 展开更多
关键词 complementary metal oxide semiconductor(CMOS) crystal oscillator phase noise power consumption
下载PDF
Design and implementation of digital closed-loop drive control system of a MEMS gyroscope 被引量:5
2
作者 王晓雷 李宏生 杨波 《Journal of Southeast University(English Edition)》 EI CAS 2012年第1期35-40,共6页
In order to effectively control the working state of the gyroscope in drive mode, the drive characteristics of the micro electromechanical system (MEMS) gyroscope are analyzed in principle. A novel drive circuit for... In order to effectively control the working state of the gyroscope in drive mode, the drive characteristics of the micro electromechanical system (MEMS) gyroscope are analyzed in principle. A novel drive circuit for the MEMS gyroscope in digital closed-loop control is proposed, which utilizes a digital phase-locked loop (PLL) in frequency control and an automatic gain control (AGC) method in amplitude control. A digital processing circuit with a field programmable gate array (FPGA) is designed and the experiments are carried out. The results indicate that when the temperature changes, the drive frequency can automatically track the resonant frequency of gyroscope in drive mode and that of the oscillating amplitude holds at a set value. And at room temperature, the relative deviation of the drive frequency is 0.624 ×10^-6 and the oscillating amplitude is 8.0 ×10^-6, which are 0. 094% and 18. 39% of the analog control program, respectively. Therefore, the control solution of the digital PLL in frequency and the AGC in amplitude is feasible. 展开更多
关键词 micro electromechanical system (MEMS) digitalgyroscope drive frequency phase-locked loop (PLL) oscillating amplitude automatic gain control (AGC)
下载PDF
A 2.4GHz Quadrature Output Frequency Synthesizer 被引量:1
3
作者 衣晓峰 方晗 +1 位作者 杨雨佳 洪志良 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2005年第10期1910-1915,共6页
A design and implementation for a 2.4GHz quadrature output frequency synthesizer intended for bluetooth in 0. 35μm CMOS technology are presented. A differentially controlled quadrature voltage-controlled oscillator ... A design and implementation for a 2.4GHz quadrature output frequency synthesizer intended for bluetooth in 0. 35μm CMOS technology are presented. A differentially controlled quadrature voltage-controlled oscillator (QVCO) is employed to generate quadrature (I/Q) signals. A second-order loop filter, with a unit gain transconductance amplifier having the performance of a third-order loop filter,is exploited for low cost. The measured spot phase noise is -106.15dBc/Hz@ 1MHz. Close-in phase noise is less than -70dBc/Hz. The synthesizer consumes 13.5mA under a 3.3V voltage supply. The core size is 1.3mm×0. 8mm. 展开更多
关键词 frequency synthesizer phase locked loop quadrature VCO phase noise BLUETOOTH
下载PDF
Wideband CMOS LC VCO design and phase noise analysis 被引量:1
4
作者 郭雪锋 王志功 +1 位作者 李智群 唐路 《Journal of Southeast University(English Edition)》 EI CAS 2008年第4期433-436,共4页
A wideband LC cross-coupled voltage controlled oscillator(VCO) is designed and realized with standard 0. 18 μm complementary metal-oxide-semiconductor(CMOS) technology. Band switching capacitors are adopted to ex... A wideband LC cross-coupled voltage controlled oscillator(VCO) is designed and realized with standard 0. 18 μm complementary metal-oxide-semiconductor(CMOS) technology. Band switching capacitors are adopted to extend the frequency tuning range, and the phase noise is optimized in the design procedure. The functional relationships between the phase noise and the transistors' width-length ratios are deduced by a linear time variant (LTV) model. The theoretical optimized parameter value ranges are determined. To simplify the calculation, the working region is split into several sub-ranges according to transistor working conditions. Thus, a lot of integrations are avoided, and the phase noise function upon the design variables can be expressed as simple proportion formats. Test results show that the DC current is 8.8 mA under a voltage supply of 1.8 V; the frequency range is 1.17 to 1.90 GHz, and the phase noise reaches - 83 dBc/Hz at a 10 kHz offset from the carrier. The chip size is 1. 2 mm × 0. 9 mm. 展开更多
关键词 voltage controlled oscillator(VCO) WIDEBAND phase noise
下载PDF
A 5-Gbit/s monolithically-integrated low-power clock recovery circuit in 0.18-μm CMOS
5
作者 张长春 王志功 +3 位作者 施思 潘海仙 郭宇峰 黄继伟 《Journal of Southeast University(English Edition)》 EI CAS 2011年第2期136-139,共4页
In order to make a 10 Gbit/s 2:1 half-rate multiplexer operate without external clocks, a 5 Gbit/s clock recovery (CR) circuit is needed to extract the desired clock from one input data. For the CR circuit, a 3-sta... In order to make a 10 Gbit/s 2:1 half-rate multiplexer operate without external clocks, a 5 Gbit/s clock recovery (CR) circuit is needed to extract the desired clock from one input data. For the CR circuit, a 3-stage ring voltage-controlled oscillator (VCO) is employed to avoid an unreliable startup of a 2-stage VCO and a low oscillation frequency of a 4-stage VCO. A phase frequency detector (PFD) is used to expand the pull-in range to meet the wide tuning range of a VCO required by process-voltage-temperature (PVT) variation. SMIC 0. 18-μm CMOS technology is adopted and the core area is 170 μm ×270 μm. Measurements show that, under a 1.8 V supply voltage, it consumes only about 90 mW, and has an input sensitivity of less than 25 mV, an output single-ended swing of above 300 mV, a phase noise of - 114 dBc/Hz at 1 MHz offset and a pull-in range of 1 GHz. 展开更多
关键词 clock recovery phase frequency detector voltagecontrolled oscillator phase noise
下载PDF
A Low Jitter PLL in a 90nm CMOS Digital Process 被引量:5
6
作者 尹海丰 王峰 +1 位作者 刘军 毛志刚 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2008年第8期1511-1516,共6页
A low jitter phase-locked loop (PLL) that does not need analog resistors and capacitors is designed and fabrica- ted in a 90nm CMOS digital process. The metal parasitic capacitor is used in the PLL loop filter. Test... A low jitter phase-locked loop (PLL) that does not need analog resistors and capacitors is designed and fabrica- ted in a 90nm CMOS digital process. The metal parasitic capacitor is used in the PLL loop filter. Test results show that when the PLL is locked on 1. 989GHz, the RMS jitter is 3. 7977ps, the peak-to-peak jitter is 31. 225ps, and the power con- sumption is about 9mW. The locked output frequency range is from 125MHz to 2.7GHz. 展开更多
关键词 PLL PFD charge pump VCO
下载PDF
Fast-Lock Low-Jitter PLL with a Simple Phase-Frequency Detector 被引量:3
7
作者 陈莹梅 王志功 章丽 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2008年第1期88-92,共5页
A fast-locking, low-jitter, phase-locked loop (PLL) with a simple phase-frequency detector is proposed. The phase-frequency detector is composed of only two XOR gates. It simultaneously achieves low jitter and short... A fast-locking, low-jitter, phase-locked loop (PLL) with a simple phase-frequency detector is proposed. The phase-frequency detector is composed of only two XOR gates. It simultaneously achieves low jitter and short locking time. The voltage-controlled oscillator within the PLL consists of four-stage ring oscillators which are coupled to each other and oscillate with the same frequency and a phase shift of 45. The PLL is fabricated in 0. 1Stem CMOS technology. The measured phase noise of the PLL output at 500kHz offset from the 5GHz center frequency is - 102.6dBc/Hz. The circuit exhibits a capture range of 280MHz and a low RMS jitter of 2.06ps. The power dissipation excluding the output buffers is only 21.6roW at a 1.8V supply. 展开更多
关键词 phase locked loop phase-frequency detector voltage-controlled oscillator JITTER locking time
下载PDF
Low Phase Noise Quadrature Oscillators Using New Injection Locked Technique
8
作者 池保勇 朱晓雷 +1 位作者 王自强 王志华 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2005年第9期1705-1710,共6页
A low phase noise quadrature oscillator using the new injection locked technique is proposed. The incident signal is directly injected into the common-source connection of the sub-harmonic oscillator. In principle, th... A low phase noise quadrature oscillator using the new injection locked technique is proposed. The incident signal is directly injected into the common-source connection of the sub-harmonic oscillator. In principle, the phase noise performance of the quadrature output is better than the sub-harmonic oscillator itself. The quadrature oscillator is implemented in a 0. 25μm CMOS process. Measurements show the proposed oscillator could achieve a phase noise of --130dBc/Hz at 1MHz offset from 1. 13GHz carrier while only drawing an 8.0mA current from the 2.5V power supply. 展开更多
关键词 OSCILLATOR RF CMOS phase noise
下载PDF
秦简“将阳”再议
9
作者 孔德超 牛海茹 《文博》 北大核心 2020年第5期71-78,共8页
本文在全面梳理出土秦简材料的基础上,认为“将阳”可看作“将阳亡”的省称,多指不去服徭役、不去接受已经认定的处罚或已至服徭役之地而中途擅自离开岗位而去游荡的逃亡行为。“将阳”是一种非常特殊的逃亡,主要指以逃避徭役、刑罚等... 本文在全面梳理出土秦简材料的基础上,认为“将阳”可看作“将阳亡”的省称,多指不去服徭役、不去接受已经认定的处罚或已至服徭役之地而中途擅自离开岗位而去游荡的逃亡行为。“将阳”是一种非常特殊的逃亡,主要指以逃避徭役、刑罚等为主要目的的游荡行为。“将阳”在秦国和秦代社会非常普遍,而且逃亡人未向地方长官报告,且游荡时限在一年以内。秦律对“将阳”的处罚较轻,多为“系城旦舂”。另外,通过考证,可认为“将阳”的“游荡”义由“相荡”的“来回运动”义引申而来。“相荡”应为“将阳”的最初词义来源,“将阳”则是与“相荡”音同或音近的不同记录形式。 展开更多
关键词 将阳 将阳亡 游荡 相荡
下载PDF
Design of a 2.5GHz Low Phase-Noise LC-VCO in 0.35μm SiGe BiCMOS
10
作者 张健 陈立强 +2 位作者 李志强 陈普峰 张海英 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2008年第5期827-831,共5页
This paper introduces a 2.5GHz low phase-noise cross-coupled LC-VCO realized in 0.35μm SiGe BiCMOS technology. The conventional definition of a VCO operating regime is revised from a new perspective. Analysis shows t... This paper introduces a 2.5GHz low phase-noise cross-coupled LC-VCO realized in 0.35μm SiGe BiCMOS technology. The conventional definition of a VCO operating regime is revised from a new perspective. Analysis shows the importance of inductance and bias current selection for oscillator phase noise optimization. Differences between CMOS and BJT VCO design strategy are then analyzed and the conclusions are summarized. In this implementation, bonding wires form the resonator to improve the phase noise performance. The VCO is then integrated with other components to form a PLL frequency synthesizer with a loop bandwidth of 30kHz. Measurement shows a phase noise of - 95dBc/Hz at 100kHz offset and - 116dBc/Hz at 1MHz offset from a 2.5GHz carrier. At a supply voltage of 3V, the VCO core consumes 8mA. To our knowledge,this is the first differential cross-coupled VCO in SiGe BiCMOS technology in China. 展开更多
关键词 SiGe BiCMOS VCO INDUCTANCE phase noise
下载PDF
A 2GHz Low Power Differentially Tuned CMOS Monolithic LC-VCO 被引量:1
11
作者 张利 池保勇 +2 位作者 姚金科 王志华 陈弘毅 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2006年第9期1543-1547,共5页
A 2GHz differentially tuned CMOS monolithic LC-VCO is designed and fabricated in a 0.18μm CMOS process. The VCO has a 16.15% tuning range (from 1. 8998 to 2. 2335GHz) through a combination of analog and digital tun... A 2GHz differentially tuned CMOS monolithic LC-VCO is designed and fabricated in a 0.18μm CMOS process. The VCO has a 16.15% tuning range (from 1. 8998 to 2. 2335GHz) through a combination of analog and digital tuning techniques (4-bit binary switch-capacitor array). The measured phase noise is - 118.17dBc/Hz at a 1MHz offset from a 2. 158GHz carrier. With the presented improved switch,the phase noise varies no more than 3dB at different digital control bits. The phase noise changes only by about 2dB in the tuning range because of the pn-junctions as the varactors. The VCO draws a current of about 2. lmA from a 1.8V power supply and works normally with a 1.5V power supply. 展开更多
关键词 binary switchable-capacitor array CMOS differentially tuned phase noise VCO
下载PDF
Low phase noise LC VCO design in CMOS technology 被引量:2
12
作者 李智群 王志功 +1 位作者 张立国 徐勇 《Journal of Southeast University(English Edition)》 EI CAS 2004年第1期6-9,共4页
This paper presents the design and the experimental measurements of two complementary metal-oxide-semiconductor (CMOS) LC-tuned voltage controlled oscillators (VCO) implemented in a 0.18 μm 6-metal-layer mixed-signal... This paper presents the design and the experimental measurements of two complementary metal-oxide-semiconductor (CMOS) LC-tuned voltage controlled oscillators (VCO) implemented in a 0.18 μm 6-metal-layer mixed-signal/RF CMOS technology. The design methodologies and approaches for the optimization of the ICs are presented. The first design is optimized for mixed-signal transistor, oscillated at 2.64 GHz with a phase noise of -93.5 dBc/Hz at 500 kHz offset. The second one optimized for RF transistor, using the same architecture, oscillated at 2.61 GHz with a phase noise of -95.8 dBc/Hz at 500 kHz offset. Under a 2 V supply, the power dissipation is 8 mW, and the maximum buffered output power for mixed-signal and RF transistor are -7 dBm and -5.4 dBm, respectively. Both kinds of oscillators make use of on-chip components only, allowing for simple and robust integration. 展开更多
关键词 CMOS integrated circuits Integrated circuit layout TRANSISTORS
下载PDF
Key Techniques of Frequency Synthesizer for WLAN Receivers
13
作者 唐路 王志功 +1 位作者 徐勇 李智群 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2007年第4期542-548,共7页
Several key techniques for a PLL-type frequency synthesizer for WLAN receivers are studied. Its structure is analyzed and the main parameters are proposed. A monolithic LC-tuned voltage controlled oscillator (LCVCO)... Several key techniques for a PLL-type frequency synthesizer for WLAN receivers are studied. Its structure is analyzed and the main parameters are proposed. A monolithic LC-tuned voltage controlled oscillator (LCVCO) with low phase noise is fabricated with TSMC 0.18μm RF (radio frequency) CMOS technology. The measured phase noise is - ll7dBc/Hz at 4MHz off the center frequency of 4. 189GHz. A down-scaling circuit with low power dissipation was fabricated in a TSMC 0.18μm mixed-signal CMOS process. The measured results show that the IC can work well under a 1.8V power supply. Its total power dissipation is only 13mW. 展开更多
关键词 PLL WLAN VCO down scaling
下载PDF
Design of a 4.224GHz Quadrature LC-VCO 被引量:1
14
作者 李志升 李巍 李宁 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2008年第2期251-255,共5页
A 4. 224GHz quadrature voltage-controlled oscillator (QVCO) applied in MB-OFDM UWB synthesizers is implemented in 0.18μm RF-CMOS technology. An improved structure of the QVCO is presented for better phase noise. A ... A 4. 224GHz quadrature voltage-controlled oscillator (QVCO) applied in MB-OFDM UWB synthesizers is implemented in 0.18μm RF-CMOS technology. An improved structure of the QVCO is presented for better phase noise. A novel configuration of a MOS varactor is designed for good linearity of K as well as a new digital capacitor controlled array topology with lower parasitic capacitance and lower Ron. Measurement results show a phase noise of - 90.4dBc/Hz at 100kHz offset and - 116.7dBc/Hz at 1MHz offset from a carrier close to 4. 224GHz. The power dissipation is 10. 55mW from a 1.8V supply. 展开更多
关键词 UWB quadrature VCO phase noise VARACTOR DCCA quadrature performance
下载PDF
Small World Properties Generated by a New Algorithm Under Same Degree of All Nodes 被引量:8
15
作者 LI Yong FANG Jin-Qing LIU Qiang LIANG Yong 《Communications in Theoretical Physics》 SCIE CAS CSCD 2006年第5期950-954,共5页
Based on the model of the same degree of all nodes we proposed before, a new algorithm, the so-called “spread all over vertices” (SAV) algorithm, is proposed for generating small-world properties from a regular ri... Based on the model of the same degree of all nodes we proposed before, a new algorithm, the so-called “spread all over vertices” (SAV) algorithm, is proposed for generating small-world properties from a regular ring lattices. During randomly rewiring connections the SAV is used to keep the unchanged number of links. Comparing the SAV algorithm with the Watts-Strogatz model and the “spread all over boundaries” algorithm, three methods can have the same topological properties of the small world networks. These results offer diverse formation of small world networks. It is helpful to the research of some applications for dynamics of mutual oscillator inside nodes and interacting automata associated with networks. 展开更多
关键词 small world network the same degree of all nodes in the network “spread all over vertices”algorithm average shortest path length average clustering coefficient
下载PDF
A Fractional-N CMOS DPLL with Self-Calibration
16
作者 刘素娟 杨维明 +2 位作者 陈建新 蔡黎明 徐东升 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2005年第11期2085-2091,共7页
A digital phase-locked loop (DPLL) based on a new digital phase-frequency detector is presented. The self-calibration technique is employed to acquire wide lock range,low jitter, and fast acquisition. The DPLL works... A digital phase-locked loop (DPLL) based on a new digital phase-frequency detector is presented. The self-calibration technique is employed to acquire wide lock range,low jitter, and fast acquisition. The DPLL works from 60 to 600MHz at a supply voltage of 1.8V. It also features a fraetional-N synthesizer with digital 2nd-order sigma-delta noise shaping, which can achieve a short lock time,a high frequency resolution,and an improved phase-noise spectrum. The DPLL has been implemented in SMIC 0. 18μm 1.8V 1P6M CMOS technology. The peak-to-peak jitter is less than 0. 8% of the output clock period and the lock time is less than 150 times of the reference clock period after the pre-divider. 展开更多
关键词 digital phase-locked loop phase-frequency detector SELF-CALIBRATION voltage controlled oscillator FRACTIONAL-N
下载PDF
Monolithical Integrated CMOS Injected Synchronized Ring
17
作者 刘丽 王志功 +2 位作者 林其松 熊明珍 章丽 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2004年第7期762-765,共4页
Oscillator IC technique is developed by combining injecting synchronization technique with a ring VCO.Using the technique,a novel 2 488GHz of monolithical integrated injected synchronized ring VCO (ISRVCO) is realize... Oscillator IC technique is developed by combining injecting synchronization technique with a ring VCO.Using the technique,a novel 2 488GHz of monolithical integrated injected synchronized ring VCO (ISRVCO) is realized in a standard 0 25μm CMOS process.The ISRVCO is characterized by the following performances: -100dBc /Hz@1MHz at free running frequency,-91 7dBc/Hz@10kHz when injection is locked.With the 3 3V of power supply,the tuning range is 150MHz and the locking range is 100MHz with 50m V p p signal injection. 展开更多
关键词 VCO PLL CRC injection synchronization optical transmission systems
下载PDF
Effects of Arbitrarily Directed Field on Spin Phase Oscillations in Biaxial Molecular Magnets
18
作者 HUHui ZHUJia-Lin 《Communications in Theoretical Physics》 SCIE CAS CSCD 2001年第6期751-758,共8页
Quantum phase interference and spin-parity effects are studied in biaxial molecular magnets in a magnetic field at an arbitrarily directed angle. The calculations of the ground-state tunnel splitting are performed on ... Quantum phase interference and spin-parity effects are studied in biaxial molecular magnets in a magnetic field at an arbitrarily directed angle. The calculations of the ground-state tunnel splitting are performed on the basis of the instanton technique in the spin-coherent-state path-integral representation, and complemented by exactly numerical diagonalization. Both the Wentzel–Kramers–Brillouin exponent and the pre-exponential factor are obtained for the entire region of the direction of the field. Our results show that the tunnel splitting oscillates with the field for the small field angle, while for the large field angle the oscillation is completely suppressed. This distinct angular dependence, together with the dependence of the tunnel splitting on the field strength, provides an independent test for spin-parity effects in biaxial molecular magnets. The analytical results for the molecular magnet are found to be in good agreement with the numerical simulations, which suggests that even the molecular magnet with total spin is large enough to be treated as a giant spin system. 展开更多
关键词 macroscopic quantum coherence molecular meliculare magnets spin-parity effects Fe-8
下载PDF
The Onset of the Monsoon over the Bay of Bengal:The Observed Common Features for 2008-2011 被引量:5
19
作者 YU Wei-Dong SHI Jian-Wei +3 位作者 LIU Lin LI Kui-Ping LIU Yan-Liang WANG Hui-Wu 《Atmospheric and Oceanic Science Letters》 2012年第4期314-318,共5页
In situ buoy observation data spanning four years(2008-2011) were collected and used to perform a composite analysis of the monsoon onset process in the Bay of Bengal(BoB).The sea surface temperature(SST) in the centr... In situ buoy observation data spanning four years(2008-2011) were collected and used to perform a composite analysis of the monsoon onset process in the Bay of Bengal(BoB).The sea surface temperature(SST) in the central BoB increases dramatically during the monsoon transition period and reaches its annual maximum just before the onset of the monsoon.This process is illustrated by the northward-propagating deep convection phase of the intraseasonal oscillation and the establishment of a steady southwest wind.It is argued that the SST peak plays a potential role in triggering the onset of the monsoon in the BoB and its vicinity.The general picture of the BoB monsoon onset summarized here reveals the possibility of regional land-ocean-atmosphere interaction.This possibility deserves further examination. 展开更多
关键词 monsoon onset Indian Ocean SST intra- seasonal oscillation
下载PDF
The Jitter Performance Comparison Between DLL and PLL-Based RF CMOS Oscillators
20
作者 李金城 仇玉林 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2001年第10期1246-1249,共4页
By jitter performance comparison between PLL (Phase Locked Loop) and DLL (Delay Locked Loop),a helpful equation is derived for the structure choice between DLL and PLL based synthesizers fabricated in CMOS processes ... By jitter performance comparison between PLL (Phase Locked Loop) and DLL (Delay Locked Loop),a helpful equation is derived for the structure choice between DLL and PLL based synthesizers fabricated in CMOS processes to get an optimum jitter performance and power consumption.For a frequency synthesizer,a large multiple factor prefers PLL based configuration which consumes less power,while a small one needs DLL based topology which produces a better jitter performance. 展开更多
关键词 JITTER PLL DLL frequency synthesizer RF CMOS transceiver Local Oscillator(LO) Voltage Controlled Delay Line(VCDL) VCO
下载PDF
上一页 1 2 4 下一页 到第
使用帮助 返回顶部