期刊文献+
共找到2篇文章
< 1 >
每页显示 20 50 100
FPGA设计中的组合逻辑与时钟方案 被引量:1
1
作者 Jennifer Stephenson 《世界电子元器件》 2003年第9期28-29,78,共3页
在用HDL设计时,理解综合工具如何解释不同的HDL代码风格和预期结果是非常重要的.设计人员的代码风格会影响逻辑的利用率和时限性能.本文讨论一些基本的设计技术,确保FPGA最佳的综合结果,同时避免一些不可靠和不稳定的因素.设计人员应当... 在用HDL设计时,理解综合工具如何解释不同的HDL代码风格和预期结果是非常重要的.设计人员的代码风格会影响逻辑的利用率和时限性能.本文讨论一些基本的设计技术,确保FPGA最佳的综合结果,同时避免一些不可靠和不稳定的因素.设计人员应当认真设计组合逻辑以避免潜在的问题,同时应注意时钟方案保证同步功能. 展开更多
关键词 FPGA 现场可编程阵列 组合逻辑 时钟方案 HDL代码 组合逻辑结构
下载PDF
Virtual reconfigurable architecture for evolving combinational logic circuits 被引量:4
2
作者 王进 LEE Chong-Ho 《Journal of Central South University》 SCIE EI CAS 2014年第5期1862-1870,共9页
A virtual reconfigurable architecture(VRA)-based evolvable hardware is proposed for automatic synthesis of combinational logic circuits at gate-level.The proposed VRA is implemented by a Celoxica RC1000 peripheral com... A virtual reconfigurable architecture(VRA)-based evolvable hardware is proposed for automatic synthesis of combinational logic circuits at gate-level.The proposed VRA is implemented by a Celoxica RC1000 peripheral component interconnect(PCI)board with an Xilinx Virtex xcv2000E field programmable gate array(FPGA).To improve the quality of the evolved circuits,the VRA works through a two-stage evolution: finding a functional circuit and minimizing the number of logic gates used in a feasible circuit.To optimize the algorithm performance in the two-stage evolutionary process and set free the user from the time-consuming process of mutation parameter tuning,a self-adaptive mutation rate control(SAMRC)scheme is introduced.In the evolutionary process,the mutation rate control parameters are encoded as additional genes in the chromosome and also undergo evolutionary operations.The efficiency of the proposed methodology is tested with the evolutions of a 4-bit even parity function,a 2-bit multiplier,and a 3-bit multiplier.The obtained results demonstrate that our scheme improves the evolutionary design of combinational logic circuits in terms of quality of the evolved circuit as well as the computational effort,when compared to the existing evolvable hardware approaches. 展开更多
关键词 evolutionary algorithm evolvable hardware self-adaptive mutation rate control virtual reconfigurable architecture
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部