期刊文献+
共找到3篇文章
< 1 >
每页显示 20 50 100
基于IP的综合数字电视前端系统的设计研究 被引量:2
1
作者 周大为 《通讯世界(下半月)》 2016年第9期73-74,共2页
基于IP的综合数字电视前端系统是数字电视前端设计系统的一种发展趋势。本文主要对基于IP的综合数字电视前端系统的设计原则及关键技术进行研究。
关键词 综合数字电视 前端系统设计 设计研究
下载PDF
数视通最新推出数字电视综合测试仪
2
《广播电视信息》 2003年第7期74-74,共1页
北京数码视讯公司旗下的北京数视通公司近日新推出一款可以同时测试模拟和数字指标的数字电视测试仪器,即数字电视综合测试仪。
关键词 北京数视通公司 数字电视综合测试仪 TS流 QAM调制
下载PDF
0.18μm CMOS programmable frequency divider design for DVB-T
3
作者 胡庆生 仲建锋 何小虎 《Journal of Southeast University(English Edition)》 EI CAS 2008年第2期159-162,共4页
The implementation of a programmable frequency divider, which is one of the components of the phase-locked loop (PLL) frequency synthesizer for digital video broadcastingterrestrial (DVB-T) and other modem communi... The implementation of a programmable frequency divider, which is one of the components of the phase-locked loop (PLL) frequency synthesizer for digital video broadcastingterrestrial (DVB-T) and other modem communication systems, is presented. By cooperating with a dual-modulus prescaler, this divider can realize an integer frequency division from 926 to 1 387. Besides the traditional standard cell design flow, such as logic synthesis, placement and routing, the interactions between front-end and back-end are also considered to optimize the design flow under deep submicron technology. By back-annotating the back-end information to front-end design, a custom wire-load model is created which is more practical compared with the default model. This divider has been fabricated in TSMC 0. 18μm CMOS technology using Artisan standard cell library. The chip area is 675 μm × 475 μm and the power consumption is about 2 mW under a 1.8 V power supply. Measurement results show that it works correctly and can realize a frequency division with high precision. 展开更多
关键词 programmable frequency divider frequency synthesizer standard cell DVB-T
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部