期刊文献+
共找到2篇文章
< 1 >
每页显示 20 50 100
心电图机的缓冲放大、屏蔽线驱动电路的设计 被引量:1
1
作者 潘华 《青岛大学学报(自然科学版)》 CAS 1999年第4期93-95,共3页
本文分析了设计的心电图机中专用的缓冲放大电路。
关键词 图机 屏蔽线驱动 缓冲放大电路 设计
下载PDF
Low phase noise millimeter wave monolithic integrated phase locked-loop
2
作者 Tang Lu Wang Zhigong Qiu Yinghua Xu Jian 《High Technology Letters》 EI CAS 2012年第3期263-266,共4页
A Monolithic integrated phase locked-loop (PLL) with a low phase noise is proposed in this paper. Several techniques are utilized to improve the performance of the PLL which works at the milli- meter-wave band. The ... A Monolithic integrated phase locked-loop (PLL) with a low phase noise is proposed in this paper. Several techniques are utilized to improve the performance of the PLL which works at the milli- meter-wave band. The on-chip high-Q eoplanar waveguides (CPWs) are utilized in the resonant tank and the differential current amplifier with a resonator is used to realize the VCO. In the output buffer circuit, several stages of cascaded source-followers connect and differential amplifiers are adopted to improve the driving capability of the PLL' s output signals. An improved analog multiplier topology is also used in the PD circuit to improve the gain of the PD. The proposed PLL is realized with a 0.2p, m GaAs pseudomorphie high electron mobility transistor (PHEMT) process. At 10 kHz offset from the center frequency, the measured output phase noise of the PLL output is only -88.83dBc/Hz. The circuit exhibits a low root mean sauare (RMS) litter of 1.68Ds. 展开更多
关键词 phase locked loop (PLL) voltage-controlled oscillator (VCO) coplanarwaveguides (CPWs) GAAS
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部