期刊文献+
共找到2篇文章
< 1 >
每页显示 20 50 100
数字视频信号解码中的行插值算法及其实现 被引量:1
1
作者 郝晓东 卢豫曾 《电子设计应用》 2005年第11期97-98,共2页
本文提出了一种新的数字视频信号解码过程中的采样/插值算法及其实现方案。该方法所处理的信号是复合数字视频信号(如NTSC制,PAL制),它可实现对数字视频信号的每一行的每个像素点通过过采样滤波后产生出ITU601/656标准所需要的数字视频流。
关键词 下采样 插值 行相位差 sinc函数 数字视频信号 插值算法 解码 NTSC制 实现方案 PAL制
下载PDF
A parallel memory architecture for video coding
2
作者 Jian-ying PENG Xiao-lang YAN +1 位作者 De-xian LI Li-zhong CHEN 《Journal of Zhejiang University-Science A(Applied Physics & Engineering)》 SCIE EI CAS CSCD 2008年第12期1644-1655,共12页
To efficiently exploit the performance of single instruction multiple data (SIMD) architectures for video coding, a parallel memory architecture with power-of-two memory modules is proposed. It employs two novel ske... To efficiently exploit the performance of single instruction multiple data (SIMD) architectures for video coding, a parallel memory architecture with power-of-two memory modules is proposed. It employs two novel skewing schemes to provide conflict-free access to adjacent elements (8-bit and 16-bit data types) or with power-of-two intervals in both horizontal and vertical directions, which were not possible in previous parallel memory architectures. Area consumptions and delay estimations are given respectively with 4, 8 and 16 memory modules. Under a 0.18-pm CMOS technology, the synthesis results show that the proposed system can achieve 230 MHz clock frequency with 16 memory modules at the cost of 19k gates when read and write latencies are 3 and 2 clock cycles, respectively. We implement the proposed parallel memory architecture on a video signal processor (VSP). The results show that VSP enhanced with the proposed architecture achieves 1.28× speedups for H.264 real-time decoding. 展开更多
关键词 Single instruction multiple data (SIMD) Video coding Parallel memory Skewing scheme
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部