期刊文献+
共找到4篇文章
< 1 >
每页显示 20 50 100
基于0.18 μm BiCMOS工艺的2 GS/s采保放大器
1
作者 张翼 刘中华 +3 位作者 郭宇锋 孟桥 李晓鹏 张有涛 《微电子学》 CAS CSCD 北大核心 2018年第4期471-474,479,共5页
基于华虹0.18μm SiGe BiCMOS工艺,设计并实现了一种2GS/s超高速采保放大器。分析了二极管桥和开关射极跟随结构的优缺点,采用了开关射极跟随结构。增加了前馈电容,以消除保持模式下的信号馈通。后仿真结果表明,该采保放大器的信噪失真... 基于华虹0.18μm SiGe BiCMOS工艺,设计并实现了一种2GS/s超高速采保放大器。分析了二极管桥和开关射极跟随结构的优缺点,采用了开关射极跟随结构。增加了前馈电容,以消除保持模式下的信号馈通。后仿真结果表明,该采保放大器的信噪失真比(SNDR)在奈奎斯特频率下均大于51.7dB,核心电路的功耗为29.2mW,时钟缓冲电路的功耗为7mW。该采保放大器的性能良好。 展开更多
关键词 采保放大器 开关射极跟随 前馈电容 BICMOS
下载PDF
基于0.13μm CMOS工艺的14位50MS/s流水线ADC 被引量:2
2
作者 詹勇 石红 +2 位作者 魏娟 周晓丹 郭亮 《微电子学》 CAS CSCD 北大核心 2018年第2期151-155,共5页
设计并实现了一种14位50 MS/s流水线ADC。采用无采保放大器的前端电路和运放共享技术,在达到速度及精度要求的同时降低了功耗。该流水线ADC采用0.13μm标准CMOS工艺实现,芯片尺寸为2.7mm×2.1mm。在电源电压为1.2V、采样速率为50 M... 设计并实现了一种14位50 MS/s流水线ADC。采用无采保放大器的前端电路和运放共享技术,在达到速度及精度要求的同时降低了功耗。该流水线ADC采用0.13μm标准CMOS工艺实现,芯片尺寸为2.7mm×2.1mm。在电源电压为1.2V、采样速率为50 MS/s、模拟输入信号频率为28 MHz的条件下进行测试。结果表明,该ADC的功耗为91.2mW,SFDR为82.39dBFS,SNR为72.45dBFS,SNDR为71.13dB,ENOB为11.52bit,THD为-81.28dBc,DNL在±1LSB以内,INL在±3LSB以内,品质因子FOM为0.62pJ/step。 展开更多
关键词 流水线ADC 采保放大器 运放共享
下载PDF
An 85mW 14-bit 150MS/s Pipelined ADC with a Merged First and Second MDAC 被引量:6
3
作者 LI Weitao LI Fule +2 位作者 YANG Changyi LI Shengjing WANG Zhihua 《China Communications》 SCIE CSCD 2015年第5期14-21,共8页
A low-power 14-bit 150MS/s an- alog-to-digital converter (ADC) is present- ed for communication applications. Range scaling enables a maximal 2-Vp-p input with a single-stage opamp adopted. Opamp and capacitor shari... A low-power 14-bit 150MS/s an- alog-to-digital converter (ADC) is present- ed for communication applications. Range scaling enables a maximal 2-Vp-p input with a single-stage opamp adopted. Opamp and capacitor sharing between the first multi- plying digital-to-analog converter (MDAC) and the second one reduces the total opamp power further. The dedicated sample-and- hold amplifier (SHA) is removed to lower the power and the noise. The blind calibration of linearity errors is proposed to improve the per- formance. The prototype ADC is fabricated in a 130rim CMOS process with a 1.3-V supply voltage. The SNDR of the ADC is 71.3 dB with a 2.4 MHz input and remains 68.5 dB for a 120 MHz input. It consumes 85 roW, which includes 57 mW for the ADC core, 11 mW for the low jitter clock receiver and 17 mW for the high-speed reference buffer. 展开更多
关键词 analog-to-digital conversion LOWPOWER CALIBRATION high speed and high reso-lution pipelined analog-to-digital converter CMOS analog integrated circuits
下载PDF
Design of Pipelined ADC Using Op Amp Sharing Technique
4
作者 黄进芳 锺戌彦 +1 位作者 温俊瑜 刘荣宜 《Journal of Measurement Science and Instrumentation》 CAS 2011年第1期47-51,共5页
This paper presents a 10-bit 20 MS/s pipelined Analog-to- Digital Converter(ADC) using op amp sharing approach and removing Sample and Hold Amplifier(SHA) or SHA-less technique to reach the goal of low-power const... This paper presents a 10-bit 20 MS/s pipelined Analog-to- Digital Converter(ADC) using op amp sharing approach and removing Sample and Hold Amplifier(SHA) or SHA-less technique to reach the goal of low-power constanpfion. This design was fabricated in TSMC 0.18 wn 1P6M technology. Measurement results show at supply voltage of 1.8 V, a SFDR of 42.46 dB, a SNDR of 39.45 dB, an ENOB of 6.26, and a THDof41.82 dB are at 1 MHz sinusoidal sig- nal input. In addition, the DNL and INL are 1.4 LSB and 3.23 LSB respectively. The power onstmaption is 28.8 mW. The core area is 0.595 mm2 and the chip area including pads is 1.468 mm2. 展开更多
关键词 pipelined ADC analog-to-digital comverter op amp sharing SHA-less
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部