目的:基于脑电(electroencephalogram,EEG)信号探究个体在不同情绪状态下大脑网络的功能连接变化情况,并根据全局图论指标量化分析脑功能网络属性的差异性变化。方法:在多模态情绪数据库(Database for Emotion Analysis Using Physiolog...目的:基于脑电(electroencephalogram,EEG)信号探究个体在不同情绪状态下大脑网络的功能连接变化情况,并根据全局图论指标量化分析脑功能网络属性的差异性变化。方法:在多模态情绪数据库(Database for Emotion Analysis Using Physiological Signals,DEAP)中提取平静状态(作为平静状态组)和压力状态(作为压力状态组)的EEG信号,并根据EEG信号的预处理过程划分Theta频段([4,8)Hz)、Alpha频段([8,13)Hz)、Beta频段([13,31)Hz)和Gamma频段([31,45)Hz)4个频段,计算每个频段的相位锁值(phase locking value,PLV),得到PLV脑网络矩阵,然后利用小世界属性、聚类系数、特征路径长度3种全局图论属性指标对PLV网络矩阵的属性进行拓扑结构分析。比较2组情绪状态的脑网络功能连接情况,并分析2组情绪状态的全局图论属性指标的差异性。采用SPSS 25.0软件进行统计学分析。结果:2组情绪状态的功能连接比较表明,4个频段不同脑区连通性差异有统计学意义(P<0.05)。与平静状态组相比,压力状态组在Gamma频段的小世界属性显著减小,在Alpha、Beta和Gamma频段的聚类系数和特征路径长度显著增大,差异有统计学意义(P<0.05);在Theta频段,压力状态组与平静状态组的全局图论属性指标相近,差异无统计学意义(P>0.05)。结论:该研究证实了个体不同情绪状态能够在大脑功能连接方面得到显著表征,小世界属性、聚类系数和特征路径长度3个全局图论属性指标可以作为情绪状态识别的关键特征参数,为情绪状态及情感相关的脑功能疾病的诊断治疗研究提供了理论依据。展开更多
This paper introduces a novel digital transceiver for the cordless telephone zero (CT0) standard,which uses a digital modulation and demodulation technique to handle the signal instead of the traditional analog meth...This paper introduces a novel digital transceiver for the cordless telephone zero (CT0) standard,which uses a digital modulation and demodulation technique to handle the signal instead of the traditional analog meth-od. In the transmitter,a fractional-N phase locked loop (PLL) is utilized to realize the continuous phase frequency shift key (CPFSK) modulation,and a 2 Ts raised cosine (2RC) shaping technique is used to reduce the occupied bandwidth. In the receiver,a novel digital method is proposed to demodulate the 2RC CPFSK signal. This chip is fabricated using an SMIC 0.35μm mixed signal CMOS process with a die size of 2mm × 2mm. With an external low noise amplifier (LNA),the sensitivity of the chip is better than -103dBm.展开更多
A 2.5Gb/s/ch data recovery (DR) circuit is designed for an SFI-5 interface. To make the parallel data bit-synchronization and reduce the bit error rate (BER) ,a delay locked loop (DLL) is used to place the cente...A 2.5Gb/s/ch data recovery (DR) circuit is designed for an SFI-5 interface. To make the parallel data bit-synchronization and reduce the bit error rate (BER) ,a delay locked loop (DLL) is used to place the center of the data eye exactly at the rising edge of the data-sampling clock. A single channel DR circuit was fabricated in TSMC's standard 0. 18μm CMOS process. The chip area is 0. 46mm^2. With a 2^32 - 1 pseudorandom bit sequence (PRBS) input,the RMS jitter of the recovered 2.5Gb/s data is 3.3ps. The sensitivity of the single channel DR is less than 20mV with 10-12 BER.展开更多
A design and implementation for a 2.4GHz quadrature output frequency synthesizer intended for bluetooth in 0. 35μm CMOS technology are presented. A differentially controlled quadrature voltage-controlled oscillator ...A design and implementation for a 2.4GHz quadrature output frequency synthesizer intended for bluetooth in 0. 35μm CMOS technology are presented. A differentially controlled quadrature voltage-controlled oscillator (QVCO) is employed to generate quadrature (I/Q) signals. A second-order loop filter, with a unit gain transconductance amplifier having the performance of a third-order loop filter,is exploited for low cost. The measured spot phase noise is -106.15dBc/Hz@ 1MHz. Close-in phase noise is less than -70dBc/Hz. The synthesizer consumes 13.5mA under a 3.3V voltage supply. The core size is 1.3mm×0. 8mm.展开更多
A fully integrated integer-N frequency synthesizer is implemented.The synthesizer is designed for low intermediate frequency (IF)ZigBee transceiver applications.Techniques used to make the loop bandwidth constant ac...A fully integrated integer-N frequency synthesizer is implemented.The synthesizer is designed for low intermediate frequency (IF)ZigBee transceiver applications.Techniques used to make the loop bandwidth constant across the whole output frequency range of the voltage controlled oscillator(VCO)are adopted to maintain phase noise optimization and loop stability.In-phase and quadrature(IQ)signals are generated by a 1/2 frequency divider at the output of the VCO.The synthesizer is fabricated in 0.18 μm radio frequency(RF) complementary metal oxide semiconductor transistor (CMOS)technology.The chip area is 1.7 mm2.The synthesizer is measured on wafer.It consumes totally 28.8 mW excluding output buffers from a supply voltage of 1.8 V.The measured phase noise is -110 and -122 dBc/Hz at the offset of 1 and 3 MHz from a 2.405 GHz carrier,respectively.The measured reference spur at a 2 MHz offset from a 2.405 GHz carrier is-48.2 dBc.The measured setting time of the synthesizer is about 160 μs.展开更多
The paper presents a kind of transmission system which employs M-ary Position Phase Shift Keying(MPPSK) to send data and Phase Locked Loop(PLL) based techniques for data retrieve.With a single PLL, MPPSK demodulation ...The paper presents a kind of transmission system which employs M-ary Position Phase Shift Keying(MPPSK) to send data and Phase Locked Loop(PLL) based techniques for data retrieve.With a single PLL, MPPSK demodulation is achieved, as well as carrier recovery and symbol synchronization.Firstly, MPPSK modulation method is briefly introduced.2PPSK's PSD expression is given with its optimization result.Orthogonal Phase Detector(PD) and static threshold are used for the purpose of wider phase range and simplicity in demodulation.The data rate is alterable, which is 4.65 kbps for 2PPSK and 9.3 kbps for 4PPSK in the paper.Then some indicative comparisons in Signal to Noise Ratio Symbol Error Rate(SNR-SER) are made among 2PPSK, 3PPSK and 4PPSK, of which 4PPSK has proved to be optimal in ten slots each symbol conditions.And finally, it is demonstrated by system simulations that lower than 10-4 Symbol Error Rate(SER) performance can be obtained at 13 dB symbol SNR.展开更多
By jitter performance comparison between PLL (Phase Locked Loop) and DLL (Delay Locked Loop),a helpful equation is derived for the structure choice between DLL and PLL based synthesizers fabricated in CMOS processes ...By jitter performance comparison between PLL (Phase Locked Loop) and DLL (Delay Locked Loop),a helpful equation is derived for the structure choice between DLL and PLL based synthesizers fabricated in CMOS processes to get an optimum jitter performance and power consumption.For a frequency synthesizer,a large multiple factor prefers PLL based configuration which consumes less power,while a small one needs DLL based topology which produces a better jitter performance.展开更多
Based on a coupled ocean-atmosphere model, the response of the Indian Ocean Dipole (IOD) mode to global warming is investigated with a six member ensemble of simulations for the period 1850-2100. The model can simulat...Based on a coupled ocean-atmosphere model, the response of the Indian Ocean Dipole (IOD) mode to global warming is investigated with a six member ensemble of simulations for the period 1850-2100. The model can simulate the IOD features rea-listically, including the east-west dipole pattern and the phase locking in boreal autumn. The ensemble analysis suppresses internal variability and isolates the radiative forced response. In response to increasing greenhouse gases, a weakening of the Walker circula-tion leads to the easterly wind anomalies in the equatorial Indian Ocean and the shoaling thermocline in the eastern equatorial Indian Ocean (EEIO), and sea surface temperature and precipitation changes show an IOD-like pattern in the equatorial Indian Ocean. Al-though the thermocline feedback intensifies with shoaling, the interannual variability of the IOD mode surprisingly weakens under global warming. The zonal wind feedback of IOD is found to weaken as well, due to decreased precipitation in the EEIO. Therefore, the atmospheric feedback decreases much more than the oceanic feedback increases, causing the decreased IOD variance in this model.展开更多
Measure synchronization in coupled Hamiltonian systems is a novel synchronization phenomenon. The measure synchronization on symplectic map is observed numerically, for identical coupled systems with different paramet...Measure synchronization in coupled Hamiltonian systems is a novel synchronization phenomenon. The measure synchronization on symplectic map is observed numerically, for identical coupled systems with different parameters. We have found the properties of the characteristic frequency and the amplitude of phase locking in regular motion when the measure synchronization of coupled systems is obtained. The relations between the change of the largest Lyapunov exponent and the course of phase desynchronization are also discussed in coupled systems, some useful results are obtained. A new approach is proposed for describing the measure synchronization of coupled systems numerically,which is advantage in judging the measure synchronization, especially for the coupled systems in nonregular region.展开更多
This paper presents a wide tuning range CMOS frequency synthesizer for a dual-band GPS receiver,which has been fabricated in a standard 0.18μm RF CMOS process. With a high Q on-chip inductor, the wide-band VCO shows ...This paper presents a wide tuning range CMOS frequency synthesizer for a dual-band GPS receiver,which has been fabricated in a standard 0.18μm RF CMOS process. With a high Q on-chip inductor, the wide-band VCO shows a tuning range from 2 to 3.6GHz to cover 2.45 and 3.14GHz in case of process corner or temperature variation,with a current consumption varying accordingly from 0.8 to 0.4mA,from a 1.8V supply voltage. Measurement results show that the whole frequency synthesizer consumes very low power of 5.6mW working at L1 band with in-band phase noise less than - 82dBc/Hz and out-of-band phase noise about - ll2dBc/Hz at 1MHz offset from a 3. 142GHz carrier. The performance of the frequency synthesizer meets the requirements of GPS applications very well.展开更多
A comprehensive simulation was performed to better understand the impacts and effects of the additional technical noises on weak-light phase-locking for LISA. The result showed that the phase of the slave laser tracke...A comprehensive simulation was performed to better understand the impacts and effects of the additional technical noises on weak-light phase-locking for LISA. The result showed that the phase of the slave laser tracked well with the received transmitting light under different noise level, and the locking precision was limited by the phase readout noise when the laser frequency noise and clock jitter noise were removed. This result was then confirmed by a benchtop experimental test. The required LISA noise floor was recovered from the simulation which proved the validity of the simulation program. In order to convert the noise function into real time data with random characteristics, an algorism based on Fourier transform was also invented.展开更多
We use conditional nonlinear optimal perturbation (CNOP) to investigate the optimal precursory disturbances in the Zebiak- Cane El Nino-Southern Oscillation (ENSO) model. The conditions of the CNOP-type precursors...We use conditional nonlinear optimal perturbation (CNOP) to investigate the optimal precursory disturbances in the Zebiak- Cane El Nino-Southern Oscillation (ENSO) model. The conditions of the CNOP-type precursors are highly likely to evolve into El Nino events in the Zebiak-Cane model. By exploring the dynamic behaviors of these nonlinear El Nino events caused by the CNOP-type precursors, we find that they, as expected, tend to phase-lock to the annual cycles in the Zebiak-Cane model with the SSTA peak at the end of a calendar year. However, E1 Nino events with CNOPs as initial anomalies in the linearized Zebiak-Cane model are inclined to phase-lock earlier than nonlinear E1 Nino events despite the existence of annual cycles in the model. It is clear that nonlinearities play an important role in El Nino's phase-locking. In particular, nonlinear temperature advection increases anomalous zonal SST differences and anomalous westerlies, which weakens anomalous upwelling and acts on the increasing anomalous vertical temperature difference and, as a result, enhances E1 Nino and then delays the peak SSTA. Finally, we demonstrate that nonlinear temperature advection, together with the effect of the annual cycle, causes El Nino events to peak at the end of the calendar year.展开更多
文摘目的:基于脑电(electroencephalogram,EEG)信号探究个体在不同情绪状态下大脑网络的功能连接变化情况,并根据全局图论指标量化分析脑功能网络属性的差异性变化。方法:在多模态情绪数据库(Database for Emotion Analysis Using Physiological Signals,DEAP)中提取平静状态(作为平静状态组)和压力状态(作为压力状态组)的EEG信号,并根据EEG信号的预处理过程划分Theta频段([4,8)Hz)、Alpha频段([8,13)Hz)、Beta频段([13,31)Hz)和Gamma频段([31,45)Hz)4个频段,计算每个频段的相位锁值(phase locking value,PLV),得到PLV脑网络矩阵,然后利用小世界属性、聚类系数、特征路径长度3种全局图论属性指标对PLV网络矩阵的属性进行拓扑结构分析。比较2组情绪状态的脑网络功能连接情况,并分析2组情绪状态的全局图论属性指标的差异性。采用SPSS 25.0软件进行统计学分析。结果:2组情绪状态的功能连接比较表明,4个频段不同脑区连通性差异有统计学意义(P<0.05)。与平静状态组相比,压力状态组在Gamma频段的小世界属性显著减小,在Alpha、Beta和Gamma频段的聚类系数和特征路径长度显著增大,差异有统计学意义(P<0.05);在Theta频段,压力状态组与平静状态组的全局图论属性指标相近,差异无统计学意义(P>0.05)。结论:该研究证实了个体不同情绪状态能够在大脑功能连接方面得到显著表征,小世界属性、聚类系数和特征路径长度3个全局图论属性指标可以作为情绪状态识别的关键特征参数,为情绪状态及情感相关的脑功能疾病的诊断治疗研究提供了理论依据。
文摘This paper introduces a novel digital transceiver for the cordless telephone zero (CT0) standard,which uses a digital modulation and demodulation technique to handle the signal instead of the traditional analog meth-od. In the transmitter,a fractional-N phase locked loop (PLL) is utilized to realize the continuous phase frequency shift key (CPFSK) modulation,and a 2 Ts raised cosine (2RC) shaping technique is used to reduce the occupied bandwidth. In the receiver,a novel digital method is proposed to demodulate the 2RC CPFSK signal. This chip is fabricated using an SMIC 0.35μm mixed signal CMOS process with a die size of 2mm × 2mm. With an external low noise amplifier (LNA),the sensitivity of the chip is better than -103dBm.
文摘A 2.5Gb/s/ch data recovery (DR) circuit is designed for an SFI-5 interface. To make the parallel data bit-synchronization and reduce the bit error rate (BER) ,a delay locked loop (DLL) is used to place the center of the data eye exactly at the rising edge of the data-sampling clock. A single channel DR circuit was fabricated in TSMC's standard 0. 18μm CMOS process. The chip area is 0. 46mm^2. With a 2^32 - 1 pseudorandom bit sequence (PRBS) input,the RMS jitter of the recovered 2.5Gb/s data is 3.3ps. The sensitivity of the single channel DR is less than 20mV with 10-12 BER.
文摘A design and implementation for a 2.4GHz quadrature output frequency synthesizer intended for bluetooth in 0. 35μm CMOS technology are presented. A differentially controlled quadrature voltage-controlled oscillator (QVCO) is employed to generate quadrature (I/Q) signals. A second-order loop filter, with a unit gain transconductance amplifier having the performance of a third-order loop filter,is exploited for low cost. The measured spot phase noise is -106.15dBc/Hz@ 1MHz. Close-in phase noise is less than -70dBc/Hz. The synthesizer consumes 13.5mA under a 3.3V voltage supply. The core size is 1.3mm×0. 8mm.
基金The National High Technology Research and Development Program of China (863 Program)(No.2007AA01Z2A7)the Scienceand Technology Program of Zhejiang Province (No.2008C16017)
文摘A fully integrated integer-N frequency synthesizer is implemented.The synthesizer is designed for low intermediate frequency (IF)ZigBee transceiver applications.Techniques used to make the loop bandwidth constant across the whole output frequency range of the voltage controlled oscillator(VCO)are adopted to maintain phase noise optimization and loop stability.In-phase and quadrature(IQ)signals are generated by a 1/2 frequency divider at the output of the VCO.The synthesizer is fabricated in 0.18 μm radio frequency(RF) complementary metal oxide semiconductor transistor (CMOS)technology.The chip area is 1.7 mm2.The synthesizer is measured on wafer.It consumes totally 28.8 mW excluding output buffers from a supply voltage of 1.8 V.The measured phase noise is -110 and -122 dBc/Hz at the offset of 1 and 3 MHz from a 2.405 GHz carrier,respectively.The measured reference spur at a 2 MHz offset from a 2.405 GHz carrier is-48.2 dBc.The measured setting time of the synthesizer is about 160 μs.
基金Supported by National Natural Science Foundation of China (60472054)
文摘The paper presents a kind of transmission system which employs M-ary Position Phase Shift Keying(MPPSK) to send data and Phase Locked Loop(PLL) based techniques for data retrieve.With a single PLL, MPPSK demodulation is achieved, as well as carrier recovery and symbol synchronization.Firstly, MPPSK modulation method is briefly introduced.2PPSK's PSD expression is given with its optimization result.Orthogonal Phase Detector(PD) and static threshold are used for the purpose of wider phase range and simplicity in demodulation.The data rate is alterable, which is 4.65 kbps for 2PPSK and 9.3 kbps for 4PPSK in the paper.Then some indicative comparisons in Signal to Noise Ratio Symbol Error Rate(SNR-SER) are made among 2PPSK, 3PPSK and 4PPSK, of which 4PPSK has proved to be optimal in ten slots each symbol conditions.And finally, it is demonstrated by system simulations that lower than 10-4 Symbol Error Rate(SER) performance can be obtained at 13 dB symbol SNR.
文摘By jitter performance comparison between PLL (Phase Locked Loop) and DLL (Delay Locked Loop),a helpful equation is derived for the structure choice between DLL and PLL based synthesizers fabricated in CMOS processes to get an optimum jitter performance and power consumption.For a frequency synthesizer,a large multiple factor prefers PLL based configuration which consumes less power,while a small one needs DLL based topology which produces a better jitter performance.
基金supported by the National Basic Research Program of China(2012CB955603)the Natural Science Foundation of China(41106010,41176006)+1 种基金the 111 Project(B07036)the Qianren Program
文摘Based on a coupled ocean-atmosphere model, the response of the Indian Ocean Dipole (IOD) mode to global warming is investigated with a six member ensemble of simulations for the period 1850-2100. The model can simulate the IOD features rea-listically, including the east-west dipole pattern and the phase locking in boreal autumn. The ensemble analysis suppresses internal variability and isolates the radiative forced response. In response to increasing greenhouse gases, a weakening of the Walker circula-tion leads to the easterly wind anomalies in the equatorial Indian Ocean and the shoaling thermocline in the eastern equatorial Indian Ocean (EEIO), and sea surface temperature and precipitation changes show an IOD-like pattern in the equatorial Indian Ocean. Al-though the thermocline feedback intensifies with shoaling, the interannual variability of the IOD mode surprisingly weakens under global warming. The zonal wind feedback of IOD is found to weaken as well, due to decreased precipitation in the EEIO. Therefore, the atmospheric feedback decreases much more than the oceanic feedback increases, causing the decreased IOD variance in this model.
基金国家重点基础研究发展计划(973计划),国家自然科学基金,the Innovation Funds for Laser Technology
文摘Measure synchronization in coupled Hamiltonian systems is a novel synchronization phenomenon. The measure synchronization on symplectic map is observed numerically, for identical coupled systems with different parameters. We have found the properties of the characteristic frequency and the amplitude of phase locking in regular motion when the measure synchronization of coupled systems is obtained. The relations between the change of the largest Lyapunov exponent and the course of phase desynchronization are also discussed in coupled systems, some useful results are obtained. A new approach is proposed for describing the measure synchronization of coupled systems numerically,which is advantage in judging the measure synchronization, especially for the coupled systems in nonregular region.
文摘This paper presents a wide tuning range CMOS frequency synthesizer for a dual-band GPS receiver,which has been fabricated in a standard 0.18μm RF CMOS process. With a high Q on-chip inductor, the wide-band VCO shows a tuning range from 2 to 3.6GHz to cover 2.45 and 3.14GHz in case of process corner or temperature variation,with a current consumption varying accordingly from 0.8 to 0.4mA,from a 1.8V supply voltage. Measurement results show that the whole frequency synthesizer consumes very low power of 5.6mW working at L1 band with in-band phase noise less than - 82dBc/Hz and out-of-band phase noise about - ll2dBc/Hz at 1MHz offset from a 3. 142GHz carrier. The performance of the frequency synthesizer meets the requirements of GPS applications very well.
基金supported by the Space Science Research Projects in Advance(Grant No.O930143XM1)the Scientific Equipment Development and Research Project(Grant No.Y231411YB1) of Chinese Academy of Sciences
文摘A comprehensive simulation was performed to better understand the impacts and effects of the additional technical noises on weak-light phase-locking for LISA. The result showed that the phase of the slave laser tracked well with the received transmitting light under different noise level, and the locking precision was limited by the phase readout noise when the laser frequency noise and clock jitter noise were removed. This result was then confirmed by a benchtop experimental test. The required LISA noise floor was recovered from the simulation which proved the validity of the simulation program. In order to convert the noise function into real time data with random characteristics, an algorism based on Fourier transform was also invented.
基金sponsored by the Knowledge Innovation Program of the Chinese Academy of Sciences(Grant No.KZCX2-YW-QN203)the National Basic Research Program of China(Grant Nos.2010CB950400&2012CB955202)the National Natural Science Foundation of China(Grant No.41176013)
文摘We use conditional nonlinear optimal perturbation (CNOP) to investigate the optimal precursory disturbances in the Zebiak- Cane El Nino-Southern Oscillation (ENSO) model. The conditions of the CNOP-type precursors are highly likely to evolve into El Nino events in the Zebiak-Cane model. By exploring the dynamic behaviors of these nonlinear El Nino events caused by the CNOP-type precursors, we find that they, as expected, tend to phase-lock to the annual cycles in the Zebiak-Cane model with the SSTA peak at the end of a calendar year. However, E1 Nino events with CNOPs as initial anomalies in the linearized Zebiak-Cane model are inclined to phase-lock earlier than nonlinear E1 Nino events despite the existence of annual cycles in the model. It is clear that nonlinearities play an important role in El Nino's phase-locking. In particular, nonlinear temperature advection increases anomalous zonal SST differences and anomalous westerlies, which weakens anomalous upwelling and acts on the increasing anomalous vertical temperature difference and, as a result, enhances E1 Nino and then delays the peak SSTA. Finally, we demonstrate that nonlinear temperature advection, together with the effect of the annual cycle, causes El Nino events to peak at the end of the calendar year.