期刊文献+
共找到3篇文章
< 1 >
每页显示 20 50 100
如何提高X产品中频/频合单元一次直通率
1
作者 杨金蓉 《企业改革与管理》 2018年第20期210-211,共2页
随着技术的发展,单元装配集成化程度的提高,在线生产的产品直通率较之交验一次合格率更能反映生产过程产品的质量,直通率的高低对产品生产效率的提升也起着关键作用。本文以X产品中频/频合单元为试点,通过对车间近3年生产的X产品中频/... 随着技术的发展,单元装配集成化程度的提高,在线生产的产品直通率较之交验一次合格率更能反映生产过程产品的质量,直通率的高低对产品生产效率的提升也起着关键作用。本文以X产品中频/频合单元为试点,通过对车间近3年生产的X产品中频/频合单元的一次直通率进行统计分析,重点对2015年生产的300部产品调试过程中的问题进行了梳理,采用头脑风暴、鱼骨图、柏拉图等质量分析工具,对产生的原因进行了分析,并确定了要因,制定了对策及实施保障措施,对全面提升产品的一次直通率有一定的参考意义。 展开更多
关键词 频合单元 一次直通率
原文传递
0.18μm CMOS programmable frequency divider design for DVB-T
2
作者 胡庆生 仲建锋 何小虎 《Journal of Southeast University(English Edition)》 EI CAS 2008年第2期159-162,共4页
The implementation of a programmable frequency divider, which is one of the components of the phase-locked loop (PLL) frequency synthesizer for digital video broadcastingterrestrial (DVB-T) and other modem communi... The implementation of a programmable frequency divider, which is one of the components of the phase-locked loop (PLL) frequency synthesizer for digital video broadcastingterrestrial (DVB-T) and other modem communication systems, is presented. By cooperating with a dual-modulus prescaler, this divider can realize an integer frequency division from 926 to 1 387. Besides the traditional standard cell design flow, such as logic synthesis, placement and routing, the interactions between front-end and back-end are also considered to optimize the design flow under deep submicron technology. By back-annotating the back-end information to front-end design, a custom wire-load model is created which is more practical compared with the default model. This divider has been fabricated in TSMC 0. 18μm CMOS technology using Artisan standard cell library. The chip area is 675 μm × 475 μm and the power consumption is about 2 mW under a 1.8 V power supply. Measurement results show that it works correctly and can realize a frequency division with high precision. 展开更多
关键词 programmable frequency divider frequency synthesizer standard cell DVB-T
下载PDF
Design of 0.18 μm CMOS programmable frequency divider based on standard cells
3
作者 何小虎 胡庆生 《Journal of Southeast University(English Edition)》 EI CAS 2007年第1期31-34,共4页
The design of a programmable frequency divider, which is one of the components of the phase-locked loop (PLL) frequency synthesizer for transmitter and receiver in IEEE 802. 11 a standard, is investigated. The main ... The design of a programmable frequency divider, which is one of the components of the phase-locked loop (PLL) frequency synthesizer for transmitter and receiver in IEEE 802. 11 a standard, is investigated. The main steps in very large-scale integration (VLSI) design flow such as logic synthesis, floorplan and placement & routing (P & R) are introduced. By back-annotating the back-end information to the front-end design, the custom wire-load model is created and used for optimizing the design flow under deep submicron technology. The programmable frequency divider is implemented based on Artisan TSMC (Taiwan Semicoductor Manufacturing Co. Ltd. )0. 18μm CMOS (complementary metal-oxide-semiconductor) standard cells and fabricated. The Chip area is 1 360. 5μm^2 and can work in the range of 100 to 200 MHz. The measurement results indicate that the design conforms to the frequency division precision. 展开更多
关键词 programmable frequency divider frequency synthesizer standard cells CMOS
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部