期刊文献+
共找到3篇文章
< 1 >
每页显示 20 50 100
数模转换器结构设计综述 被引量:4
1
作者 佟晓娜 陈祥发 权海洋 《西安邮电大学学报》 2018年第6期31-36,73,共7页
对基本结构类型的数/模转换器结构进行讨论。在高速、高精度两个主要方向上,详尽地分析了当前主流数/模转换器结构的工作原理和应用,总结并比较各种结构的优缺点。在此基础上,结合数/模转换器的发展现状及应用需求,阐述其在高速、高精... 对基本结构类型的数/模转换器结构进行讨论。在高速、高精度两个主要方向上,详尽地分析了当前主流数/模转换器结构的工作原理和应用,总结并比较各种结构的优缺点。在此基础上,结合数/模转换器的发展现状及应用需求,阐述其在高速、高精度两个方向上的发展趋势。 展开更多
关键词 数/转换 高速数/模转换 高精度数/转换
下载PDF
高速A/D的原理及应用
2
作者 曹军 张树林 《电子器件》 CAS 1995年第2期139-145,共7页
本文简要概述了两种高速A/D转换的原理,详细介绍了几种最为常用的高速并行A/D器件的性能特点,并给出了其典型应用。
关键词 高速数/模转换 原理 应用
下载PDF
High Speed Column-Parallel CDS/ADC Circuit with Nonlinearity Compensation for CMOS Image Sensors
3
作者 姚素英 杨志勋 +1 位作者 赵士彬 徐江涛 《Transactions of Tianjin University》 EI CAS 2011年第2期79-84,共6页
A high speed column-parallel CDS/ADC circuit with nonlinearity compensation is proposed in this paper.The correlated double sampling (CDS) and analog-to-digital converter (ADC) functions are integrated in a threephase... A high speed column-parallel CDS/ADC circuit with nonlinearity compensation is proposed in this paper.The correlated double sampling (CDS) and analog-to-digital converter (ADC) functions are integrated in a threephase column-parallel circuit based on two floating gate inverters and switched-capacitor network.The conversion rate of traditional single-slope ADC is speeded up by dividing quantization to coarse step and fine step.A storage capacitor is used to store the result of coarse step and locate the section of ramp signal of fine step,which can reduce the clock step from 2 n to 2 (n/2+1).The floating gate inverters are implemented to reduce the power consumption.Its induced nonlinear offset is cancelled by introducing a compensation module to the input of inverter,which can equalize the coupling path in three phases of the proposed circuit.This circuit is designed and simulated for CMOS image sensor with 640×480 pixel array using Chartered 0.18μm process.Simulation results indicate that the resolution can reach 10-bit and the maximum frame rate can reach 200 frames/s with a main clock of 10MHz.The power consumption of this circuit is less than 36.5μW with a 3.3V power supply.The proposed CDS/ADC circuit is suitable for high resolution and high speed image sensors. 展开更多
关键词 CMOS image sensor two-step single-slope ADC nonlinear offset compensation high speed low power consumption
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部