期刊文献+
共找到8篇文章
< 1 >
每页显示 20 50 100
Challenges of Process Technology in 32nm Technology Node 被引量:1
1
作者 吴汉明 王国华 +1 位作者 黄如 王阳元 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2008年第9期1637-1653,共17页
According to the international technology roadmap for semiconductors (ITRS),32nm technology node will be introduced around 2009. Scaling of CMOS logic devices from 45 to 32nm node has come across significant barrier... According to the international technology roadmap for semiconductors (ITRS),32nm technology node will be introduced around 2009. Scaling of CMOS logic devices from 45 to 32nm node has come across significant barriers. Overcoming these pitch-scaling induced barriers requires integrating the most advanced process technologies into product manufacturing. This paper reviews and discusses new technology applications that could be potentially integrated into 32nm node in the following areas:extension of immersion lithography,mobility enhancement substrate technology,metal/ high-k (MHK) gate stack, ultra-shallow junction (USJ) and other strain enhancement engineering methods, including stress proximity effect (SPT), dual stress liner (DSL), stress memorization technique (SMT), high aspect ratio process (HARP) for STI and PMD,embedded SiGe (for pFET) and SiC (for nFET) source/drain (S/D) using selective epitaxial growth (SEG) method,metallization for middle of line (MOL) and back-end of line (BEOL) ,and ultra low-k (ULK) integration. 展开更多
关键词 CMOS technology 32nm technology node mobility enhancement metal gate/high k dielectrics ultra low k dielectrics
下载PDF
法国CEA携手三大半导体巨头,共同研发32nm工艺
2
《电子工业专用设备》 2004年第5期46-46,共1页
关键词 法国CEA 意法半导体公司 飞利浦公司 32nm工艺
下载PDF
A Novel 4T nMOS-Only SRAM Cell in 32nm Technology Node
3
作者 张万成 吴南健 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2008年第10期1917-1921,共5页
This paper proposes a novel loadless 4T SRAM cell composed of nMOS transistors. The SRAM cell is based on 32nm silicon-on-insulator (SO1) technology node. It consists of two access transistors and two pull-down tran... This paper proposes a novel loadless 4T SRAM cell composed of nMOS transistors. The SRAM cell is based on 32nm silicon-on-insulator (SO1) technology node. It consists of two access transistors and two pull-down transistors. The pull-down transistors have larger channel length than the access transistors. Due to the significant short channel effect of small-size MOS transistors, the access transistors have much larger leakage current than the pull-down transistors,enabling the SRAM cell to maintain logic "1" while in standby. The storage node voltages of the cell are fed back to the back-gates of the access transistors,enabling the stable "read" operation of the cell. The use of back-gate feedback also helps to im- prove the static noise margin (SNM) of the cell. The proposed SRAM cell has smaller area than conventional bulk 6T SRAM cells and 4T SRAM cells. The speed and power dissipation of the SRAM cell are simulated and discussed. The SRAM cell can operate with a 0. 5V supply voltage. 展开更多
关键词 SRAM cell SOI 4T-SRAM 32nm technology node
原文传递
蚀刻设备的现状与发展趋势 被引量:2
4
作者 童志义 《电子工业专用设备》 2008年第6期3-9,共7页
概述了蚀刻技术与设备的现状,针对32nm技术节点器件制程对蚀刻设备在双重图形蚀刻、高k/金属栅材料、金属硬掩膜及进入后摩尔时代三维封装的通孔硅技术(TSV)方面挑战,介绍了蚀刻设备的发展趋势。
关键词 蚀刻设备 32nm节点 双重图形蚀刻 高k/金属栅材料 金属硬掩膜 通孔硅技术
下载PDF
High pressure CMP with low stress polishing
5
作者 Hiroshi Ishizuka Sung James C. +2 位作者 Marehito Aoki Haedo Jeong Sung Michael 《金刚石与磨料磨具工程》 CAS 北大核心 2008年第S1期119-125,129,共8页
Low stress polishing is required for the manufacture of advanced integrated circuits(IC) with node sizes of 45 nm and smaller.However,the CMP community achieved the low stress by reducing the down force that press the... Low stress polishing is required for the manufacture of advanced integrated circuits(IC) with node sizes of 45 nm and smaller.However,the CMP community achieved the low stress by reducing the down force that press the wafer against a rotating pad.The reduced down force also decrease the removal rate of the wafer. As a result,the productivity suffers.In order to cope with this problem,an electrical potential is applied to the copper layer during polishing,in this case,the chemical oxidation is accelearated and hence the removal rate. Alternatively,the rotating pad must be softened to minimize the defects of wafers caused by CMP. In this research,we report a simpler solution to achieve low stress polishing without investing in new equipment and in developing new pad materials.The conventional CMP is proceeded by dressing the pad with a PCD dresser that can form 10×more asperities on the pad surface.The fluffy surface can then polish delicate IC without using the brutal force.As a result,the removal rate of wafers can be maintained without causing defectivity on the IC layer. 展开更多
关键词 IC CMP eCMP PCD DRESSER Moore’s Law 32nm NODE
下载PDF
2007年终回顾
6
《今日电子》 2008年第1期124-125,共2页
2007年又过去了,我们像往常一样,把年内发生在业界的一些重要事件挑出来,呈现给读者,希望能帮助各位朋友捋清思路,对即将到来的2008年有个明晰的认识。
关键词 2007年 中国 自主数字音频标准 32nm工艺 WIMAX 3G标准 闪联国际标准提案 IPHONE手机
下载PDF
对NM32的研究
7
作者 邢振兰 《国际学术动态》 2004年第4期27-27,共1页
根据我校生命科学院发育生物学研究所张红卫教授与美国肯塔基大学李雷博士签订的《联合培养博士研究生协议》,我于2000年8月到美国肯塔基大学Dr.Kaetzel实验室开始博十论文实验研究工作,并于2002年2月12日回同,为期将近2年。实验中... 根据我校生命科学院发育生物学研究所张红卫教授与美国肯塔基大学李雷博士签订的《联合培养博士研究生协议》,我于2000年8月到美国肯塔基大学Dr.Kaetzel实验室开始博十论文实验研究工作,并于2002年2月12日回同,为期将近2年。实验中主要从事关于NM23-H1和NM23-H2的结构和功能性方面研究工作。NM23-H1被认为是一种有肿瘤迁移抑制活性的蛋白,最初因它在高度迁移性鼠黑瘤细胞比非迁移性黑瘤细胞中的表达显著降低而被发现。NM23-H1和NM23-H2基因属于一较大的基因家族,目前已发现了8个成员。 展开更多
关键词 肿瘤迁移抑制 活性蛋白 NM32基因 基因表达产物 原癌基因
下载PDF
表面等离子体无掩膜干涉光刻系统的数值分析(英文) 被引量:5
8
作者 董启明 郭小伟 《光子学报》 EI CAS CSCD 北大核心 2012年第5期558-564,共7页
表面等离子体激元具有近场增强效应,可以代替光子作为曝光源形成纳米级特征尺寸的图像.本文数值分析了棱镜辅助表面等离子体干涉系统的参量空间,并给出了计算原理和方法.结果表明,适当地选择高折射率棱镜、低银层厚度、入射波长和光刻... 表面等离子体激元具有近场增强效应,可以代替光子作为曝光源形成纳米级特征尺寸的图像.本文数值分析了棱镜辅助表面等离子体干涉系统的参量空间,并给出了计算原理和方法.结果表明,适当地选择高折射率棱镜、低银层厚度、入射波长和光刻胶折射率,可以获得高曝光度、高对比度的干涉图像.入射波长为431nm时,选择40nm厚的银层,曝光深度可达200nm,条纹周期为110nm.数值分析结果为实验的安排提供了理论支持. 展开更多
关键词 干涉光刻 表面等离子体激元 克莱舒曼结构
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部