期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
A Maximum Time Difference Pipelined Arithmetic Unit Based on CMOS Gate Array
1
作者 唐志敏 夏培肃 《Journal of Computer Science & Technology》 SCIE EI CSCD 1995年第2期97-103,共7页
This paper describes a maximum time difference pipelined arithmetic chip,the 36-bit adder and subtractor based on 1.5 μm CMOS gate array The chipcan operate at 60MHz, and consumes less than 0.5Wat. The results are al... This paper describes a maximum time difference pipelined arithmetic chip,the 36-bit adder and subtractor based on 1.5 μm CMOS gate array The chipcan operate at 60MHz, and consumes less than 0.5Wat. The results are alsostudied, and a more precise model of delay time dmerence is proposed. 展开更多
关键词 adder cmos gate array maximum time difference wave pipeline
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部