期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
Low Latency High Throughout Circular Asynchronous FIFO
1
作者 肖勇 周润德 《Tsinghua Science and Technology》 SCIE EI CAS 2008年第6期812-816,共5页
This paper describes a circular first in first out (FIFO) and its protocols which have a very low latency while still maintaining high throughput. Unlike the existing serial FIFOs based on asynchronous micropipeline... This paper describes a circular first in first out (FIFO) and its protocols which have a very low latency while still maintaining high throughput. Unlike the existing serial FIFOs based on asynchronous micropipelines, this FIFO's cells communicate directly with the input and output ports through a common bus, which effectively eliminates the data movement from the input port to the output port, thereby reducing the latency and the power consumption. Furthermore, the latency does not increase with the number of FIFO stages. Single-track asynchronous protocols are used to simplify the FIFO controller design, with only three C-gates needed in each cell controller, which substantially reduces the area. Simulations with the TSMC 0.25 μm CMOS logic process show that the latency of the 4-stage FIFO is less than 581 ps and the throughput is higher than 2.2 GHz. 展开更多
关键词 asynchronous circuit asynchronous first in first out fifo CIRCULAR systems on a chip (SOC) global asynchronous local synchronous (GALS)
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部