期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
Verilog HDL modeling and design of 10Gb/s SerDes full rate CDR in 65nm CMOS
1
作者 陈莹梅 Chen Xuehui +1 位作者 Yi Lvfan Wen Guanguo 《High Technology Letters》 EI CAS 2014年第2期140-145,共6页
Phase locked loop(PLL) is a typical analog-digital mixed signal circuit and a method of conducting a top level system verification including PLL with standard digital simulator becomes especially significant.The behav... Phase locked loop(PLL) is a typical analog-digital mixed signal circuit and a method of conducting a top level system verification including PLL with standard digital simulator becomes especially significant.The behavioral level model(BLM) of the PLL in Verilog-HDL for pure digital simulator is innovated in this paper,and the design of PLL based clock and data recovery(CDR)circuit aided with jitter attenuation PLL for SerDes application is also presented.The CDR employs a dual-loop architecture where a frequency-locked loop acts as an acquisition aid to the phase-locked loop.To simultaneously meet jitter tolerance and jitter transfer specifications defined in G.8251 of optical transport network(ITU-T OTN),an additional jitter attenuation PLL is used.Simulation results show that the peak-to-peak jitter of the recovered clock and data is 5.17 ps and 2.3ps respectively.The core of the whole chip consumes 72 mA current from a 1.0V supply. 展开更多
关键词 VERILOG-HDL behavioral level model BLM) phase locked loops PLL) clock and data recovery (CDR)
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部