期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
A 16 b 2 GHz digital-to-analog converter in 0.18 μm CMOS with digital calibration technology
1
作者 杨卫东 臧剑栋 +4 位作者 李铁虎 罗璞 蒲杰 张瑞涛 陈超 《Journal of Semiconductors》 EI CAS CSCD 2015年第10期93-99,共7页
This paper presents a 16-bit 2 GSPS digital-to-analog converter (DAC) in 0.18/zm CMOS technology. This DAC is implemented using time division multiplex access system architecture in the digital domain. The input dat... This paper presents a 16-bit 2 GSPS digital-to-analog converter (DAC) in 0.18/zm CMOS technology. This DAC is implemented using time division multiplex access system architecture in the digital domain. The input data is received with a two-channel LVDS interface. The DLL technology is introduced to meet the timing requirements between phases of the LVDS data and the data sampling clock. A FIFO is designed to absorb the phase difference between the data clock and DAC system clock. A delay controller is integrated to adjust the phase relationship between the high speed digital clock and analog clock, obtaining a sampling rate of 2 GSPS. The current source mismatch at higher bits is calibrated in the digital domain. Test results show that the DAC achieves 74.02 dBC SFDR at analog output of 36 MHz, and DNL less than ±2.1 LSB & INL less than ±4.3 LSB after the chip is calibrated. 展开更多
关键词 digital-to-analog converter dac time-interleaving configuration delay lock loop (DLL) digitalcalibration
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部