期刊文献+
共找到3篇文章
< 1 >
每页显示 20 50 100
基于FPGA的CPU仿真测试技术 被引量:1
1
作者 张楷 项忠友 《国外电子测量技术》 2003年第z1期2-3,16,共3页
随着计算机技术的飞速发展,在面向计算机系统结构教学实验的CPU设计中,软硬件的仿真测试十分重要。本文介绍了一种基于FPGA的16位CPU仿真测试技术,它利用FPGA内部的嵌入式阵列块单元构成指令存储器和数据存储器,将CPU的数据通路,控制通... 随着计算机技术的飞速发展,在面向计算机系统结构教学实验的CPU设计中,软硬件的仿真测试十分重要。本文介绍了一种基于FPGA的16位CPU仿真测试技术,它利用FPGA内部的嵌入式阵列块单元构成指令存储器和数据存储器,将CPU的数据通路,控制通路单元集成在一起,提供一个完全的软件仿真环境。设计人员可以通过仿真软件结合FPGA器件直接进行整个CPU的功能仿真和时序仿真,最后结合泰克公司的TLA逻辑分析仪,对CPU进行全面的硬件仿真测试。 展开更多
关键词 现场可编程门阵列 嵌入式阵列块 逻辑分析仪
下载PDF
用复杂可编程逻辑器件的嵌入式阵列实现逻辑设计
2
作者 李向东 郭树旭 《微处理机》 2001年第4期8-10,共3页
描述了复杂可编程逻辑器件 FLEX1 0 K1 0中的嵌入式阵列块 EAB的基本原理 ,分析了如何用多个 EAB实现更大规模的乘法器 。
关键词 复杂可编程逻辑器件 嵌入式阵列块 逻辑设计
下载PDF
Implementation of PRINCE with resource-efficient structures based on FPGAs
3
作者 Lang LI Jingya FENG +2 位作者 Botao LIU Ying GUO Qiuping LI 《Frontiers of Information Technology & Electronic Engineering》 SCIE EI CSCD 2021年第11期1505-1516,共12页
In this era of pervasive computing, low-resource devices have been deployed in various fields. PRINCE is a lightweight block cipher designed for low latency, and is suitable for pervasive computing applications. In th... In this era of pervasive computing, low-resource devices have been deployed in various fields. PRINCE is a lightweight block cipher designed for low latency, and is suitable for pervasive computing applications. In this paper, we propose new circuit structures for PRINCE components by sharing and simplifying logic circuits, to achieve the goal of using a smaller number of logic gates to obtain the same result. Based on the new circuit structures of components and the best sharing among components,we propose three new hardware architectures for PRINCE. The architectures are simulated and synthesized on different programmable gate array devices. The results on Virtex-6 show that compared with existing architectures, the resource consumption of the unrolled, low-cost, and two-cycle architectures is reduced by 73, 119, and 380 slices, respectively. The low-cost architecture costs only 137 slices. The unrolled architecture costs 409 slices and has a throughput of 5.34 Gb/s. To our knowledge, for the hardware implementation of PRINCE, the new low-cost architecture sets new area records, and the new unrolled architecture sets new throughput records. Therefore, the newly proposed architectures are more resource-efficient and suitable for lightweight,latency-critical applications. 展开更多
关键词 Lightweight block cipher Field-programmable gate array(FPGA) LOW-COST PRINCE embedded security
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部