期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
High-speed,fixed-latency serial links with Xilinx FPGAs
1
作者 Xue LIU Qing-xu DENG +1 位作者 Bo-ning HOU Ze-ke WANG 《Journal of Zhejiang University-Science C(Computers and Electronics)》 SCIE EI 2014年第2期153-160,共8页
High-speed,fixed-latency serial links find application in distributed data acquisition and control systems,such as the timing trigger and control(TTC)system for high energy physics experiments.However,most high-speed ... High-speed,fixed-latency serial links find application in distributed data acquisition and control systems,such as the timing trigger and control(TTC)system for high energy physics experiments.However,most high-speed serial transceivers do not keep the same chip latency after each power-up or reset,as there is no deterministic phase relationship between the transmitted and received clocks after each power-up.In this paper,we propose a fixed-latency serial link based on high-speed transceivers embedded in Xilinx field programmable gate arrays(FPGAs).First,we modify the configuration and clock distribution of the transceiver to eliminate the phase difference between the clock domains in the transmitter/receiver.Second,we use the internal alignment circuit of the transceiver and a digital clock manager(DCM)/phase-locked loop(PLL)based clock generator to eliminate the phase difference between the clock domains in the transmitter and receiver.The test results of the link latency are shown.Compared with existing solutions,our design not only implements fixed chip latency,but also reduces the average system lock time. 展开更多
关键词 Data acquisition circuit fixed-latency Field programmable gate array(FPGA) Serial link Trigger system
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部