期刊文献+
共找到2篇文章
< 1 >
每页显示 20 50 100
A 20-GHz ultra-high-speed InP DHBT comparator 被引量:1
1
作者 黄振兴 周磊 +1 位作者 苏永波 金智 《Journal of Semiconductors》 EI CAS CSCD 2012年第7期80-84,共5页
An ultra-high-speed, master-slave voltage comparator circuit is designed and fabricated using InP/GaInAs double heterojunction bipolar transistor technology with a current gain cutoff frequency of 170 GHz. The complet... An ultra-high-speed, master-slave voltage comparator circuit is designed and fabricated using InP/GaInAs double heterojunction bipolar transistor technology with a current gain cutoff frequency of 170 GHz. The complete chip die, including bondpads, is 0.75 × 1.04 mm22. It consumes 440 mW from a single M V power supply, excluding the clock part. 77 DHBTs have been used in the monolithic comparator. A full Nyquist test has been performed up to 20 GHz, with the input sensitivity varying from 6 mV at l0 GHz to 16 mV at 20 GHz. To our knowledge, this is the first InP based integrated circuit including more than 70 DHBTs, and it achieves the highest sampling rate found on the mainland of China. 展开更多
关键词 INP comparator HBT emitter coupled logic latched comparator sensitivity
原文传递
An 8 bit 1 MS/s SAR ADC with 7.72-ENOB
2
作者 Jihai Duan Zhiyong Zhu +1 位作者 Jinli Deng Weilin Xu 《Journal of Semiconductors》 EI CAS CSCD 2017年第8期75-80,共6页
This paper presents a low power 8-bit 1 MS/s SAR ADC with 7.72-bit ENOB. Without an op-amp, an improved segmented capacitor DAC is proposed to reduce the capacitance and the chip area. A dynamic latch comparator with ... This paper presents a low power 8-bit 1 MS/s SAR ADC with 7.72-bit ENOB. Without an op-amp, an improved segmented capacitor DAC is proposed to reduce the capacitance and the chip area. A dynamic latch comparator with output offset voltage storage technology is used to improve the precision. Adding an extra positive feedback in the latch is to increase the speed. What is more, two pairs of CMOS switches are utilized to eliminate the kickback noise introduced by the latch. The proposed SAR ADC was fabricated in SMIC 0.18μm CMOS technology. The measured results show that this design achieves an SFDR of 61.8 dB and an ENOB of 7.72 bits, and it consumes 67.5μW with the FOM of 312 fJ/conversion-step at 1 MS/s sample under 1.8 V power supply. 展开更多
关键词 SAR ADC dynamic latch comparator output offset voltage storage technology kickback noise
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部