期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
A1V 186-μW 50-MS/s 10-bit subrange SAR ADC in 130-nm CMOS process
1
作者 余明元 李婷 +3 位作者 杨家琪 张双双 林福江 贺林 《Journal of Semiconductors》 EI CAS CSCD 2016年第7期124-130,共7页
This paper presents a 10-bit 50-MS/s subrange successive-approximation register (SAR) analog-to- digital converter (ADC) composed of a 4-bit SAR coarse ADC and a 6-bit SAR fine ADC. In the coarse ADC, multi- compa... This paper presents a 10-bit 50-MS/s subrange successive-approximation register (SAR) analog-to- digital converter (ADC) composed of a 4-bit SAR coarse ADC and a 6-bit SAR fine ADC. In the coarse ADC, multi- comparator SAR architecture is used to reduce the digital logic propagation delay, and a traditional asynchronous SAR ADC with monotonic switching method is used as the fine ADC. With that combination, power dissipation also can be much reduced. Meanwhile, a modified SAR control logic is adopted in the fine ADC to speed up the conversion and other techniques, such as splitting capacitors array, are borrowed to reduce the power consumption. Fabricated with 1PSM 130-nm CMOS technology, the proposed SAR ADC achieves 51.6-dB signal to noise and distortion ratio (SNDR) and consumes 186μW at 50 MS/s with a 1-V supply, resulting in a figure of merit (FOM) of 12 fJ/conversion-step. The core area is only 0.045 mm2. 展开更多
关键词 SAR ADC low power high speed subrange modified SAR logic
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部