期刊文献+
共找到3篇文章
< 1 >
每页显示 20 50 100
A comparative study of digital low dropout regulators 被引量:1
1
作者 Mo Huang Yan Lu Rui P.Martins 《Journal of Semiconductors》 EI CAS CSCD 2020年第11期52-60,共9页
Granular power management in a power-efficient system on a chip(SoC)requires multiple integrated voltage regulators with a small area,process scalability,and low supply voltage.Conventional on-chip analog low-dropout ... Granular power management in a power-efficient system on a chip(SoC)requires multiple integrated voltage regulators with a small area,process scalability,and low supply voltage.Conventional on-chip analog low-dropout regulators(ALDOs)can hardly meet these requirements,while digital LDOs(DLDOs)are good alternatives.However,the conventional DLDO,with synchronous control,has inherently slow transient response limited by the power-speed trade-off.Meanwhile,it has a poor power supply rejection(PSR),because the fully turned-on power switches in DLDO are vulnerable to power supply ripples.In this comparative study on DLDOs,first,we compare the pros and cons between ALDO and DLDO in general.Then,we summarize the recent DLDO advanced techniques for fast transient response and PSR enhancement.Finally,we discuss the design trends and possible directions of DLDO. 展开更多
关键词 low dropout regulator(LDO) digital control fast transient response power supply rejection(PSR) integrated voltage regulator
下载PDF
A capacitor-free high PSR CMOS low dropout voltage regulator
2
作者 李志超 刘云涛 +1 位作者 旷章曲 陈杰 《Journal of Semiconductors》 EI CAS CSCD 2014年第6期109-113,共5页
This paper presents a capacitor-free CMOS low dropout voltage regulator which has high PSR perfor- mance and low chip area. Pole splitting and gm boosting techniques are employed to achieve good stability. The capacit... This paper presents a capacitor-free CMOS low dropout voltage regulator which has high PSR perfor- mance and low chip area. Pole splitting and gm boosting techniques are employed to achieve good stability. The capacitor-free chip LDO was fabricated in commercial 0.18μm CMOS technology provided by GSMC (Shanghai, China). Measured results show that the capacitor-free LDO has a stable output voltage 1.79 V, when supply voltage changes from 2.5 to 5 V, and the LDO is capable of driving maximum 100 mA load current. The LDO has high power supply rejection about -79 dB at low frequency and -40 dB at 1 MHz frequency, while sacrifice of the LDO's active chip-area is only smaller than 0.02 mm2. 展开更多
关键词 CMOS low dropout regulator power supply rejection CAPACITOR-FREE
原文传递
Dual Micro-power 150mA Ultra LDO CMOS Regulator with Fast Startup
3
作者 Peng Zheng Hai-Shi Wang 《Journal of Microelectronic Manufacturing》 2019年第4期13-17,共5页
This paper presents a dual micro-power 150mA ultra LDO CMOS regulator,which is designed for high performance and small size portable wireless devices.The proposed LDO has been designed and simulated in 0.5μm 2P3M CMO... This paper presents a dual micro-power 150mA ultra LDO CMOS regulator,which is designed for high performance and small size portable wireless devices.The proposed LDO has been designed and simulated in 0.5μm 2P3M CMOS Process.It can guarantee 150mA output current per circuit and the leakage voltage is 60mV,1nA quiescent current when both are in shutdown mode,and it has 115μA ground current,output noise is 42μVrms,130μs fast turn-on circuitry and the junction temperature range is-40℃to 125℃. 展开更多
关键词 low dropout regulator(LDO) dual micro-power ultra.
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部