期刊文献+
共找到2篇文章
< 1 >
每页显示 20 50 100
Fast Signed-Digit Multi-operand Decimal Adders
1
作者 Jeff Rebacz Erdal Oruklu Jafar Saniie 《Circuits and Systems》 2011年第3期225-236,共12页
Decimal arithmetic is desirable for high precision requirements of many financial, industrial and scientific applications. Furthermore, hardware support for decimal arithmetic has gained momentum with IEEE 754-2008, w... Decimal arithmetic is desirable for high precision requirements of many financial, industrial and scientific applications. Furthermore, hardware support for decimal arithmetic has gained momentum with IEEE 754-2008, which standardized decimal floating-point. This paper presents a new architecture for two operand and multi-operand signed-digit decimal addition. Signed-digit architectures are advantageous because there are no carry-propagate chains. The proposed signed-digit adder reduces the critical path delay by parallelizing the correction stage inherent to decimal addition. For performance evaluation, we synthesize and compare multiple unsigned and signed-digit multi-operand decimal adder architectures on 0.18μm CMOS VLSI technology. Synthesis results for 2, 4, 8, and 16 operands with 8 decimal digits provide critical data in determining each adder's performance and scalability. 展开更多
关键词 Computer ARITHMETIC Decimal ARITHMETIC Signed-Digit multi-operand adder BCD
下载PDF
Efficient Realization of Vinculum Vedic BCD Multipliers for High Speed Applications
2
作者 G. Sreelakshmi Kaleem Fatima B. K. Madhavi 《Circuits and Systems》 2018年第6期87-99,共13页
Decimal multipliers play an important role in our day to day life for commercial, financial and tax applications. Every processor multiplier acts as the basic building block which decides the performance of processor.... Decimal multipliers play an important role in our day to day life for commercial, financial and tax applications. Every processor multiplier acts as the basic building block which decides the performance of processor. Time and again research is going on to design high-performance, low-latency BCD multiplier architectures. This paper proposes a new approach to BCD multiplication using vinculum number system. The key feature of the proposed architecture uses entirely a new one digit ROM based BCD multiplier that uses vinculum numbers as operands. Using this one digit BCD multiplier, an N digit BCD multiplier is built by using the vedic vertical cross wire method (Urdhav Triyagbhyam). We have also used our proposed multi operand VBCD Adder (Vinculum BCD Adder) [my paper 26] to add the partial products. In this paper, we show that this approach is a promising alternative to conventional BCD multiplication or other decimal multiplication methods that use alternative decimal representations like 5211, 4221, Xs3 etc. 展开更多
关键词 SIGNED DIGIT Vedic multiPLIER Urdhav Triyagbhyam multi operand adder VBCD Number System
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部