期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
An undersampling 14-bit cyclic ADC with over 100-dB SFDR
1
作者 李玮韬 李福乐 +2 位作者 郭丹丹 张春 王志华 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2010年第2期64-69,共6页
A high linearity,undersampling 14-bit 357 kSps cyclic analog-to-digital convert(ADC) is designed for a radio frequency identification transceiver system.The passive capacitor error-average(PCEA) technique is adopt... A high linearity,undersampling 14-bit 357 kSps cyclic analog-to-digital convert(ADC) is designed for a radio frequency identification transceiver system.The passive capacitor error-average(PCEA) technique is adopted for high accuracy.An improved PCEA sampling network,capable of eliminating the crosstalk path of two pipelined stages,is employed.Opamp sharing and the removal of the front-end sample and hold amplifier are utilized for low power dissipation and small chip area.An additional digital calibration block is added to compensate for the error due to defective layout design.The presented ADC is fabricated in a 180 nm CMOS process,occupying 0.65×1.6 mm^2. The input of the undersampling ADC achieves 15.5 MHz with more than 90 dB spurious free dynamic range(SFDR), and the peak SFDR is as high as 106.4 dB with 2.431 MHz input. 展开更多
关键词 cyclic ADC high linearity UNDERSAMPLING improved passive capacitor error-average sampling network opamp sharing
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部