期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
Design and implementation of a DSP with multi-level low power strategies for cochlear implants
1
作者 麦宋平 Zhang Chun +1 位作者 Chao Jun Wang Zhihua 《High Technology Letters》 EI CAS 2009年第2期141-146,共6页
This paper presents the design and implementation of a low power digital signal processor (THUCIDSP-1 ) targeting at application for cochlear implants. Multi-level low power strategies including algorithm optimizati... This paper presents the design and implementation of a low power digital signal processor (THUCIDSP-1 ) targeting at application for cochlear implants. Multi-level low power strategies including algorithm optimization, operand isolation, clock gating and memory partitioning are adopted in the processor design to reduce the power consumption. Experimental results show that the complexity of the Continuous Interleaved Sampling (CIS) algorithm is reduced by more than 80 % and the power dissipation of the hardware alone is reduced by about 25% with the low power methods. The THUCIDSP-1 prototype, fabricated in 0.18-μm standard CMOS process, consumes only 1.91 mW when executing the CIS algorithm at 3 MHz. 展开更多
关键词 digital signal processor (DSP) cochlear implant (CI) low power algorithm optimization operand isolation clock gating memory partitioning
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部