期刊文献+
共找到2篇文章
< 1 >
每页显示 20 50 100
双辉等离子体表面冶金金属化CVD金刚石自支撑膜研究 被引量:3
1
作者 高雪艳 钟强 +6 位作者 李晓静 黑鸿君 高洁 申艳艳 贺志勇 刘小萍 于盛旺 《人工晶体学报》 EI CAS CSCD 北大核心 2015年第9期2385-2389,共5页
采用双辉等离子表面冶金技术,在金刚石自支撑膜表面制备了W金属层。借助扫描电子显微镜(SEM)、能谱仪(EDS)和X-射线衍射仪(XRD)等分别对金属化后的金刚石膜的微观形貌、元素分布及物相组成进行了表征与分析;并通过测试Ag-Cu钎焊的金刚石... 采用双辉等离子表面冶金技术,在金刚石自支撑膜表面制备了W金属层。借助扫描电子显微镜(SEM)、能谱仪(EDS)和X-射线衍射仪(XRD)等分别对金属化后的金刚石膜的微观形貌、元素分布及物相组成进行了表征与分析;并通过测试Ag-Cu钎焊的金刚石膜-硬质合金刀片样品的剪切强度,评价金属层与金刚石膜的结合强度。实验结果表明:所制备的W金属层连续、致密,由大量纳米尺度的颗粒状团聚物构成;在金属层与金刚石界面一定深度区域内,存在W和C元素的相互扩散,并且反应生成了WC、W2C等金属碳化物颗粒,表明金属层与金刚石膜之间已形成了牢固的化学键合。 展开更多
关键词 金刚石自支撑膜 双辉等离子表面冶金技术 w金属层 元素扩散
下载PDF
A High Performance Sub-100nm Nitride/Oxynitride Stack Gate Dielectric CMOS Device with Refractory W/TiN Metal Gates
2
作者 钟兴华 周华杰 +1 位作者 林钢 徐秋霞 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2006年第3期448-453,共6页
By complementing the equivalent oxide thickness (EOT) of a 1.7nm nitride/oxynitride (N/O) stack gate dielectric (EOT- 1.7nm) with a W/TiN metal gate electrode,metal gate CMOS devices with sub-100nm gate length a... By complementing the equivalent oxide thickness (EOT) of a 1.7nm nitride/oxynitride (N/O) stack gate dielectric (EOT- 1.7nm) with a W/TiN metal gate electrode,metal gate CMOS devices with sub-100nm gate length are fabricated in China for the first time. The key technologies adopted to restrain SCE and to improve drive ability include a 1.7nm N/O stack gate dielectric, non-CMP planarization technology, a T-type refractory W/TiN metal stack gate electrode, and a novel super steep retrograde channel doping using heavy ion implantation and a double sidewall scheme. Using these optimized key technologies, high performance 95nm metal gate CMOS devices with excellent SCE and good driving ability are fabricated. Under power supply voltages of VDS ± 1.5V and VGS± 1.8V,drive currents of 679μA/μm for nMOS and - 327μA/μm for pMOS are obtained. A subthreshold slope of 84.46mV/dec, DIBL of 34.76mV/V, and Vth of 0.26V for nMOS, and a subthreshold slope of 107.4mV/dec,DIBL of 54.46mV/V, and Vth of 0.27V for pMOS are achieved. These results show that the combined technology has indeed thoroughly eliminated the boron penetration phenomenon and polysilicon depletion effect ,effectively reduced gate tunneling leakage, and improved device reliability. 展开更多
关键词 equivalent oxide thickness nitride/oxynitride gate dielectric stack w/TiN metal gate non-CMP planarization
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部