期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
Scaling trends in energy recovery logic:an analytical approach
1
作者 Jitendra Kanungo S.Dasgupta 《Journal of Semiconductors》 EI CAS CSCD 2013年第8期79-83,共5页
This paper presents an analytical model to study the scaling trends in energy recovery logic.The energy performance of conventional CMOS and energy recovery logic are compared with scaling the design and technology pa... This paper presents an analytical model to study the scaling trends in energy recovery logic.The energy performance of conventional CMOS and energy recovery logic are compared with scaling the design and technology parameters such as supply voltage,device threshold voltage and gate oxide thickness.The proposed analytical model is validated with simulation results at 90 nm and 65 nm CMOS technology nodes and predicts the scaling behavior accurately that help us to design an energy-efficient CMOS digital circuit design at the nanoscale.This research work shows the adiabatic switching as an ultra-low-power circuit technique for sub-100 nm digital CMOS circuit applications. 展开更多
关键词 adiabatic logic energy efficient energy recovery logic low power digital CMOS logic
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部