期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
A novel CMOS charge-pump circuit with current mode control 110mA at 2.7V for telecommunication systems 被引量:1
1
作者 Salahddine Krit Hassan Qjidaa +3 位作者 Imad El Affar Yafrah Khadija Ziani Messghati Yassir El-Ghzizal 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2010年第4期57-61,共5页
This paper presents a novel organization of switch capacitor charge pump circuits based on voltage doubler structures. Each voltage doubler takes a DC input and outputs a doubled DC voltage. By cascading voltage doubl... This paper presents a novel organization of switch capacitor charge pump circuits based on voltage doubler structures. Each voltage doubler takes a DC input and outputs a doubled DC voltage. By cascading voltage doublers the output voltage increases up to 2 times. A two-phase voltage doubler and a multiphase voltage doubler structures are discussed and design considerations are presented. A simulator working in the Q-V realm was used for simplified circuit level simulation. In order to evaluate the power delivered by a charge pump, a resistive load is attached to the output of the charge pump and an equivalent capacitance is evaluated. To avoid the short circuit during switching, a clock pair generator is used to achieve multi-phase non-overlapping clock pairs. This paper also identifies optimum loading conditions for different configurations of the charge pumps. The proposed charge-pump circuit is designed and simulated by SPICE with TSMC 0.35-μm CMOS technology and operates with a 2.7 to 3.6 V supply voltage. It has an area of 0.4 mm^2; it was designed with a frequency regulation of 1 MHz and internal current mode to reduce power consumption. 展开更多
关键词 switch capacitor charge pump voltage doubler power consumption
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部