期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
A 130 nm CMOS low-power SAR ADC for wide-band communication systems
1
作者 边程浩 颜俊 +1 位作者 石寅 孙玲 《Journal of Semiconductors》 EI CAS CSCD 2014年第2期112-119,共8页
This paper presents a low power 9-bit 80 MS/s SAR ADC with comparator-sharing technique in 130 nm CMOS process. Compared to the conventional SAR ADC, the sampling phase is removed to reach the full efficiency of the c... This paper presents a low power 9-bit 80 MS/s SAR ADC with comparator-sharing technique in 130 nm CMOS process. Compared to the conventional SAR ADC, the sampling phase is removed to reach the full efficiency of the comparator. Thus the conversion rate increases by about 20% and its sampling time is relaxed. The design does not use any static components to achieve a widely scalable conversion rate with a constant FOM. The floorplan of the capacitor network is custom-designed to suppress the gain mismatch between the two DACs. The 'set-and- down' switching procedure and a novel binary-search error compensation scheme are utilized to further speed up the SA bit-cycling operation. A very fast logic controller is proposed with a delay time of only 90 ps. At 1.2 V supply and 80 MS/s the ADC achieves an SNDR of 51.4 dB and consumes 1.86 mW, resulting in an FOM of 76.6 fJ/conversion-step. The ADC core occupies an active area of only 0.089 mm2. 展开更多
关键词 ADC SAR capacitor-sharing error compensation capacitor array dynamic logic
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部