期刊文献+
共找到2,923篇文章
< 1 2 147 >
每页显示 20 50 100
A 5MS/s 12-Bit Successive Approximation Analog-to-Digital Converter
1
作者 Qinghong Li Xianguo Cao +2 位作者 Liangbin Wang Zechu He Weiming Liu 《Open Journal of Applied Sciences》 2023年第10期1778-1786,共9页
With the continuous development of science and technology, digital signal processing is more and more widely used in various fields. Among them, the analog-to-digital converter (ADC) is one of the key components to co... With the continuous development of science and technology, digital signal processing is more and more widely used in various fields. Among them, the analog-to-digital converter (ADC) is one of the key components to convert analog signals to digital signals. As a common type of ADC, 12-bit sequential approximation analog-to-digital converter (SAR ADC) has attracted extensive attention for its performance and application. This paper aims to conduct in-depth research and analysis of 12-bit SAR ADC to meet the growing demands of digital signal processing. This article designs a 12-bit, successive approximation analog-to-digital converter (SAR ADC) with a sampling rate of 5 MS/s. The overall circuit adopts a fully differential structure, with key modules including DAC capacitor array, comparator, and control logic. According to the DAC circuit in this paper, a fully differential capacitor DAC array structure is proposed to reduce the area of layout DAC. The comparator uses a digital dynamic comparator to improve the ADC conversion speed. The chip is designed based on the SMIC180 nm CMOS process. The simulation results show that when the sampling rate is 5 MS/s, the effective bit of SAR ADC is 11.92 bit, the SNR is 74.62 dB, and the SFDR is 89.24 dB. 展开更多
关键词 Successive Approximation analog-to-digital Converter SEGMENTED Capacitor Array
下载PDF
Energy-Efficient Large-Scale Antenna Systems with Hybrid Digital-Analog Beamforming Structure 被引量:1
2
作者 Shuangfeng Han Chih-Lin I +2 位作者 Zhikun Xu Qi Sun Haibin Li 《ZTE Communications》 2015年第1期28-34,共7页
A largescale antenna system (LSAS) with digital beamforming is expected to significantly increase energy efficiency (EE) and spectral efficiency (SE) in a wireless communication system. However, there are many c... A largescale antenna system (LSAS) with digital beamforming is expected to significantly increase energy efficiency (EE) and spectral efficiency (SE) in a wireless communication system. However, there are many challenging issues related to calibration, energy consumption, and cost in implementing a digital beamforming structure in an LSAS. In a practical LSAS deployment, hybrid digitalanalog beamforming structures with active antennas can be used. In this paper, we investigate the optimal antenna configuration in an N &#215; M beamforming structure, where N is the number of transceivers, M is the number of active antennas per transceiver, where analog beamforming is introduced for individual transceivers and digital beamforming is introduced across all N transceivers. We analyze the green point, which is the point of maximum EE on the EESE curve, and show that the logscale EE scales linearly with SE along a slope of lg2/N. We investigate the effect of M on EE for a given SE value in the case of fixed NM and independent N and M. In both cases, there is a unique optimal M that results in optimal EE. In the case of independent N and M, there is no optimal (N, M) combination for optimizing EE. The results of numerical simulations are provided, and these results support our analysis. 展开更多
关键词 digital beamfornling analog beamforming hybrid beamlorming energy efficiency spectral efficiency
下载PDF
Overview of Energy-Efficient Successive-Approximation Analog-to-Digital Converters: State-of-the-Art and a Design Example 被引量:1
3
作者 Sheng-Gang Dong Xiao-Yang Wang +2 位作者 Hua Fan Jun-Feng Gao Qiang Li 《Journal of Electronic Science and Technology》 CAS 2013年第4期372-381,共10页
This paper makes a review of state-of-the- arts designs of successive-approximation register analog-to-digital converters (SAR ADCs). Methods and technique specifications are collected in view of innovative ideas. A... This paper makes a review of state-of-the- arts designs of successive-approximation register analog-to-digital converters (SAR ADCs). Methods and technique specifications are collected in view of innovative ideas. At the end of this paper, a design example is given to illustrate the procedure to design an SAR ADC. A new method, which extends the width of the internal clock, is also proposed to facilitate different sampling frequencies, which provides more time for the digital-to-analog convert (DAC) and comparator to settle. The 10 bit ADC is simulated in 0.13 μm CMOS process technology. The signal-to-noise and distortion ratio (SNDR) is 54.41 dB at a 10 MHz input with a 50 MS/s sampling rate, and the power is 330 μW. 展开更多
关键词 analog-to-digital converter asynchro-nous CLOCK review successive-approximation registeranalog-to-digital converters.
下载PDF
Effect of ionizing radiation on dual 8-bit analog-to-digital converters (AD9058) with various dose rates and bias conditions 被引量:1
4
作者 李兴冀 刘超铭 +2 位作者 孙中亮 肖立伊 何世禹 《Chinese Physics B》 SCIE EI CAS CSCD 2013年第9期629-633,共5页
The radiation effects on several properties (reference voltage, digital output logic voltage, and supply current) of dual 8-bit analog-to-digital (A/D) converters (AD9058) under various biased conditions are inv... The radiation effects on several properties (reference voltage, digital output logic voltage, and supply current) of dual 8-bit analog-to-digital (A/D) converters (AD9058) under various biased conditions are investigated in this paper. Gamma ray and 10-MeV proton irradiation are selected for a detailed evaluation and comparison. Based on the measurement results induced by the gamma ray with various dose rates, the devices exhibit enhanced low dose rate sensitivity (ELDRS) under zero and working bias conditions. Meanwhile, it is obvious that the ELDRS is more severe under the working bias condition than under the zero bias condition. The degradation of AD9058 does not display obvious ELDRS during 10-MeV proton irradiation with the selected flux. 展开更多
关键词 analog-to-digital converters enhanced low dose rate sensitivities (ELDRS) gamma ray and protonirradiation lower/high-dose rate
下载PDF
Design of Digital to Analog Converters with Arbitrary Radix
5
作者 Tejmal S. Rathore 《Circuits and Systems》 2018年第3期49-57,共9页
There are DAC structures available in the literature for radix r = 2, 3, and 4;but how they are arrived at is missing. No general structure is available for any radix r. The aim of the paper is, therefore, to fulfil t... There are DAC structures available in the literature for radix r = 2, 3, and 4;but how they are arrived at is missing. No general structure is available for any radix r. The aim of the paper is, therefore, to fulfil these gaps. To start with, the design relations are derived for the simplest possible attenuator circuit when connected to a voltage source V and a series resistance R, such that the complete circuit offers the Thevenin resistance R. Spread relations for this attenuator are derived. An example when 3 such attenuators with different attenuation constants are connected in cascade is given. Interestingly, the two attenuators with attenuation factors 1/2 and 1/3 have the same spread of 2. A generalized attenuator is then obtained when N number of identical attenuators are connected in cascade. This is modified to derive a digital to analog converter for any radix r. 展开更多
关键词 digital to analog Converter DESIGN of DAC DAC of ANY RADIX DAC Structure
下载PDF
Analog-to-digital conversion of information in the retina
6
作者 Andrey N. Volobuev Eugeny. S. Petrov 《Natural Science》 2011年第1期53-56,共4页
We considered the physiological mechanisms of functioning of the retina’s neural network. It is marked that the primary function of a neural network is an analog-to-digital conversion of the receptor potential of pho... We considered the physiological mechanisms of functioning of the retina’s neural network. It is marked that the primary function of a neural network is an analog-to-digital conversion of the receptor potential of photoreceptor into the pulse-to-digital signal to ganglion cells. We showed the role of different types of neurons in the work of analog-to-digital converter. We gave the equivalent circuit of this converter. We researched the mechanism of the numeric coding of the receptor potential of the photoreceptor. 展开更多
关键词 analog-to-digital CONVERTER A GANGLION Cell Oscillator of Clock Frequency Pulse Intensity Neuron Action Potential the RETINA PHOTORECEPTOR digital-to-analog CONVERTER
下载PDF
A Digital Background Calibration Technique for Successive Approximation Register Analog-to-Digital Converter
7
作者 Ling Du Ning Ning +2 位作者 Shuangyi Wu Qi Yu Yang Liu 《Journal of Computer and Communications》 2013年第6期30-36,共7页
A digital background calibration technique that corrects the capacitor mismatches error is proposed for successive approximation register analog-to-digital converter (SAR ADC). The technique is implemented in SAR ADC ... A digital background calibration technique that corrects the capacitor mismatches error is proposed for successive approximation register analog-to-digital converter (SAR ADC). The technique is implemented in SAR ADC which is based on tri-level switching. The termination capacitor in the Digital-to-Analog Converter (DAC) is regarded as a reference capacitor and the digital weights of all other unit capacitors are corrected with respect to the reference capacitor. To make a comparison between the size of the unit capacitor and that of the reference capacitor, each input sample is quantized twice. The unit capacitor being calibrated is swapped with the reference capacitor during the second conversion. The difference between the two conversion results is used to correct the digital weight of the unit capacitor under calibration. The calibration technique with two reference capacitors is presented to reduce the number of parameters to be estimated. Behavior simulation is performed to verify the proposed calibration technique by using a 12-bit SAR ADC with 3% random capacitor mismatch. The simulation results show that the Signal-to-Noise and Distortion Ratio (SNDR) is improved from 57.2 dB to 72.2 dB and the Spurious Free Dynamic Range (SFDR) is improved from 60.0 dB to 85.4 dB. 展开更多
关键词 analog-to-digital CONVERSION CAPACITOR MISMATCH digital BACKGROUND Calibration SAR ADC
下载PDF
High Speed Electro-Absorption Modulators for Digital and Analog Optical Fiber Communications
8
作者 Xiong Bing Xu Jianming Sun Changzheng Wang Jian Luo Yi 《China Communications》 SCIE CSCD 2009年第3期110-114,共5页
An electro-absorption(EA)modulator is one of key components for optical fiber communications due to the high speed,small size,low voltage and integration ability with other semiconductor devices.A 40 Gb/s InGaAsP/InP ... An electro-absorption(EA)modulator is one of key components for optical fiber communications due to the high speed,small size,low voltage and integration ability with other semiconductor devices.A 40 Gb/s InGaAsP/InP multiplequantum-well(MQW)EA modulator monolithically integrated with a semiconductor optical amplifier(SOA)was fabricated for digital communications.The modulator capacitance was reduced to obtain 40 GHz bandwidth,and the SOA section helped reduce the insertion loss from 18 dB to 3 dB.InGaAlAs/InP MQW EA modulators have also been fabricated and characterized for analog optical fiber communications.A low driving voltage of 2.7 V and high spurious free dynamic range of 107 dB·Hz2/3 were estimated by static and dynamic measurements. 展开更多
关键词 MQW EA 光纤通信 信号分析
下载PDF
Research on Digital and Analog Electronic Experiment Teaching Course Management based on UltraLab Network Experiment Platform
9
作者 FAN Yiqiang ZHANG Jing +2 位作者 YU Haoran HE Guannan YUAN Hongfang 《International Journal of Plant Engineering and Management》 2018年第4期206-215,共10页
Digital circuit and analog circuit courses are basic courses for students of science and engineering universities. Among them,the practical courses are of great significance for students to master the knowledge of ele... Digital circuit and analog circuit courses are basic courses for students of science and engineering universities. Among them,the practical courses are of great significance for students to master the knowledge of electronics. In order to make teachers teaching more efficiently and students studying more quickly,how to update the experimental course in teaching reform is the key point. This paper analyzing the present situation of teaching in the digital circuit and analog circuit courses,the teaching questions in universities. On the basis of it,the innovation measures of experimental teaching methods and contents are discussed. Our school tries to introduce the UltraLab network experiment platform,reform and optimize the teaching methods of related courses.And it’ s accelerating the construction and development of emerging engineering education’ s process,reducing effectively the teacher’s time for managing in equipment,improving the students’ ability to use instruments. 展开更多
关键词 Index terms-teaching reform in digital and analog circuit UltraLab network experimental platform network management for equipment Emerging engineering education
下载PDF
A 1.5 bit/s Pipelined Analog-to-Digital Converter Design with Independency of Capacitor Mismatch
10
作者 李丹 戎蒙恬 毛军发 《Journal of Shanghai Jiaotong university(Science)》 EI 2007年第4期497-500,共4页
A new technique which is named charge temporary storage technique (CTST) was presented to improve the linearity of a 1.5 bit/s pipelined analog-to-digital converter (ADC). The residual voltage was obtained from the sa... A new technique which is named charge temporary storage technique (CTST) was presented to improve the linearity of a 1.5 bit/s pipelined analog-to-digital converter (ADC). The residual voltage was obtained from the sampling capacitor, and the other capacitor was just a temporary storage of charge. Then, the linearity produced by the mismatch of these capacitors was eliminated without adding extra capacitor error-averaging amplifiers. The simulation results confirmed the high linearity and low dissipation of pipelined ADCs implemented in CTST, so CTST was a new method to implement high resolution, small size ADCs. 展开更多
关键词 charge TEMPORARY storage technique (CTST) residual voltage CAPACITOR MISMATCH PIPELINED analog-to-digital converter (ADC)
下载PDF
Strip silicon waveguide for code synchronization in all-optical analog-to-digital conversion based on a lumped time-delay compensation scheme
11
作者 李莎 石志国 +2 位作者 康哲 余重秀 王建萍 《Chinese Physics B》 SCIE EI CAS CSCD 2016年第4期175-181,共7页
An all-optical analog-to-digital converter (ADC) based on the nonlinear effect in a silicon waveguide is a promising candidate for overcoming the limitation of electronic devices and is suitable for photonic integra... An all-optical analog-to-digital converter (ADC) based on the nonlinear effect in a silicon waveguide is a promising candidate for overcoming the limitation of electronic devices and is suitable for photonic integration. In this paper, a lumped time-delay compensation scheme with 2-bit quantization resolution is proposed. A strip silicon waveguide is designed and used to compensate for the entire time-delays of the optical pulses after a soliton self-frequency shift (SSFS) module within a wavelength range of 1550 nm-1580 nm. A dispersion coefficient as high as -19800 ps/(km.nm) with +0.5 ps/(km.nm) variation is predicted for the strip waveguide. The simulation results show that the maximum supportable sampling rate (MSSR) is 50.45 GSa/s with full width at half maximum (FWHM) variation less than 2.52 ps, along with the 2-bit effective- number-of-bit and Gray code output. 展开更多
关键词 all-optical analog-to-digital conversion silicon waveguide soliton self-frequency shift time-delaycompensation
下载PDF
Novel Optical Analog-To-Digital Converter Based on Optical Time Division Multiplexing
12
作者 王晓东 孙雨南 +1 位作者 伍剑 崔芳 《Journal of Beijing Institute of Technology》 EI CAS 2003年第S1期58-61,共4页
A novel optical analog-to-digital converter based on optical time division multiplexing(OTDM) is described which uses electrooptic sampling and time-demultiplexing together with multiple electronic analog-to-digital c... A novel optical analog-to-digital converter based on optical time division multiplexing(OTDM) is described which uses electrooptic sampling and time-demultiplexing together with multiple electronic analog-to-digital converter(ADC). Compared with the previous scheme, the time-division multiplexer and the time-division demultiplexer are applied in the optical analog-to-digital converter(OADC) at the same time, the design of the OADC is simplified and the performance of the OADC based on time-division demultiplexer is improved. A core optical part of the system is demonstrated with a sample rate of 10 Gs/s. The signals in three channels are demultiplexed from the optical pulses.The result proves our scheme is feasible. 展开更多
关键词 OADC(optical analog-to-digital converter) electrooptic sampling OTDM(optical time division multiplexing)
下载PDF
Code synchronization based on lumped time-delay compensation scheme with a linearly chirped fiber Bragg grating in all-optical analog-to-digital conversion
13
作者 王涛 康哲 +4 位作者 苑金辉 田野 颜玢玢 桑新柱 余重秀 《Chinese Physics B》 SCIE EI CAS CSCD 2014年第10期180-185,共6页
We propose a novel lumped time-delay compensation scheme for all-optical analog-to-digital conversion based on soliton self-frequency shift and optical interconnection techniques. A linearly chirped fiber Bragg gratin... We propose a novel lumped time-delay compensation scheme for all-optical analog-to-digital conversion based on soliton self-frequency shift and optical interconnection techniques. A linearly chirped fiber Bragg grating is optimally designed and used to compensate for the entire time-delays of the quantized pulses precisely. Simulation results show that the compensated coding pulses are well synchronized with a time difference less than 3.3 ps, which can support a maximum sampling rate of 151.52 GSa/s. The proposed scheme can efficiently reduce the structure complexity and cost of all-optical analog-to-digital conversion compared to the previous schemes with multiple optical time-delay lines. 展开更多
关键词 all-optical analog-to-digital lumped time-delay compensation soliton self-frequency shift lin-early chirped fiber Bragg grating
下载PDF
From Digital Analogs Through Recursive Machines to Quantum Computer
14
《Journal of Mathematics and System Science》 2014年第2期93-98,共6页
关键词 量子计算机 类似物 递归 多处理器 航空仪表 不确定性 研究所 机器
下载PDF
Digital Number的数学表达问题
15
作者 张行清 庞芳 +2 位作者 姚振东 李昭春 张行明 《中国科技术语》 2020年第6期77-85,共9页
Digital Number(DN)是信息科学关于信息采集的术语,需要界定和理顺DN各方面的关系,解决DN在遥感技术、数学、计算机科学的表达问题。阐述DN基本认识及其应有常态,给出DN名称和DN含义,梳理DN来源及其演变,明确DN与模拟量关系、DN与数值... Digital Number(DN)是信息科学关于信息采集的术语,需要界定和理顺DN各方面的关系,解决DN在遥感技术、数学、计算机科学的表达问题。阐述DN基本认识及其应有常态,给出DN名称和DN含义,梳理DN来源及其演变,明确DN与模拟量关系、DN与数值关系及DN与非DN界限,陈述数字结构、数字标识及不同系统层面DN,形成10方面正面共识,供分析对照。对DN表达问题归纳为DN代表关系、技术关系、数学关系、数值关系、标识关系5种类型,分析这些相应关系的表达缺陷,对DN有关方面做表达示范。创新成果:界定DN与模拟量关系;归纳DN的感性错误与其错误导向关系;重新解释数值及数值类型,对数值做定义,数值类型应包括DN分支,数值应包括DN来源成员;完善DN、数值及非数值式中参数的相应描述;规范数字术语在数字技术及数学的使用。达到提高DN及其关联的认识,促进数学的发展,利于消除遥感技术、数学、计算机科学出现的DN各种表达问题。 展开更多
关键词 数字编码 DN 表达 模拟量 数值 数值类型
下载PDF
SPLIT-ADC BASED DIGITAL BACKGROUND CALIBRATION FOR TIME-INTERLEAVED ADC 被引量:3
16
作者 Zhang Rui Yin Yongsheng Gao Minglun 《Journal of Electronics(China)》 2012年第3期302-309,共8页
A novel Time-Interleaved Analog-to-Digital Converter (TIADC) digital background calibration for the mismatches of offsets, gain errors, and timing skews based on split-ADC is proposed. Firstly, the split-ADC channels ... A novel Time-Interleaved Analog-to-Digital Converter (TIADC) digital background calibration for the mismatches of offsets, gain errors, and timing skews based on split-ADC is proposed. Firstly, the split-ADC channels in present TIADC architecture are designed to convert input signal at two different channel sampling rates so that redundant channel to facilitate pair permutation is avoided. Secondly, a high-order compensation scheme for correction of timing skew error is employed for effective calibration to preserve high-resolution when input frequency is high. Numerical simulation performed by MATLAB for a 14-bit TIADC based on 7 split-ADC channels shows that Signal-to-Noise and Distortion Ratio (SNDR) and Spurious Free Dynamic Range (SFDR) of the TIADC achieve 86.2 dBc and 106 dBc respectively after calibration with normalized input frequency near Nyquist frequency. 展开更多
关键词 Time-Interleaved analog-to-digital Coverter (TIADC) Split architecture digital background calibration Adaptive calibration High-order timing skew compensation
下载PDF
The Design of Digital Excitation Regulator
17
作者 TIZong-li ZHAOYu-lin 《Journal of Northeast Agricultural University(English Edition)》 CAS 2001年第1期49-54,共6页
The digital excitation regulator is very popular in the small electric plant. This kind of regulator can im- prove the working condition of generator and its working efficiency. It is on the base of the 80C51 Micro-co... The digital excitation regulator is very popular in the small electric plant. This kind of regulator can im- prove the working condition of generator and its working efficiency. It is on the base of the 80C51 Micro-con- troller. The regulator can automatically finish some functions through the combination of software and hard- ware. Through the experiment we can know it is more intellectual than the traditional analog excitation regu- lator. 展开更多
关键词 digital excitation regulator 80C51 Micro-controller analog
下载PDF
Optimized Implementation for Wave Digital Filter Based Circuit Emulation on FPGA
18
作者 Yue Ma Shun'an Zhong Shiwei Ren 《Journal of Beijing Institute of Technology》 EI CAS 2017年第2期235-244,共10页
A binary tree representation is designed in this paper for optimization of wave digital filter(WDF)implementation.To achieve this,an equivalent WDF model of the original circuit is converted into abinary tree repres... A binary tree representation is designed in this paper for optimization of wave digital filter(WDF)implementation.To achieve this,an equivalent WDF model of the original circuit is converted into abinary tree representation at first.This WDF binary tree can then be transformed to several topologies with the same implication,since the WDF adaptors have a symmetrical behavior on their ports.Because the WDF implementation is related to field programmable gate array(FPGA)resource usage and the cycle time of emulation,choosing aproper binary tree topology for WDF implementation can help balance the complexity and performance quality of an emulation system.Both WDF-FPGA emulation and HSpice simulation on the same circuit are tested.There is no significant difference between these two simulations.However,in terms of time consumption,the WDF-FPGA emulation has an advantage over the other.Our experiment also demonstrates that the optimized WDF-FPGA emulation has an acceptable accuracy and feasibility. 展开更多
关键词 analog circuit emulation wave digital filter (WDF) field programmable gate array(FPGA)
下载PDF
Research into the sampling methods of digital beam position measurement
19
作者 邬维浩 赵雷 +2 位作者 陈二雷 刘树彬 安琪 《Nuclear Science and Techniques》 SCIE CAS CSCD 2015年第3期71-76,共6页
A fully digital beam position monitoring system(DBPM) has been designed for SSRF(Shanghai Synchrotron Radiation Facility). As analog-to-digital converter(ADC) is a crucial part in the DBPM system, the sampling methods... A fully digital beam position monitoring system(DBPM) has been designed for SSRF(Shanghai Synchrotron Radiation Facility). As analog-to-digital converter(ADC) is a crucial part in the DBPM system, the sampling methods should be studied to achieve optimum performance. Different sampling modes were used and compared through tests. Long term variation among four sampling channels, which would introduce errors in beam position measurement, is investigated. An interleaved distribution scheme was designed to address this issue. To evaluate the sampling methods, in-beam tests were conducted in SSRF. Test results indicate that with proper sampling methods, a turn-by-turn(TBT) position resolution better than 1 μm is achieved, and the slow-acquisition(SA) position resolution is improved from 4.28 μm to 0.17 μm. 展开更多
关键词 采样方法 位置测量 数字波束 上海同步辐射装置 束流位置监测系统 位置分辨率 试验比较 抽样方法
下载PDF
A FAST FOREGROUND DIGITAL CALIBRATION TECHNIQUE FOR PIPELINED ADC
20
作者 Wang Yu Yang Haigang +2 位作者 Cheng Xin Liu Fei Yin Tao 《Journal of Electronics(China)》 2012年第5期445-450,共6页
Digital calibration techniques are widely developed to cancel the non-idealities of the pipelined Analog-to-Digital Converters (ADCs). This letter presents a fast foreground digital calibration technique based on the ... Digital calibration techniques are widely developed to cancel the non-idealities of the pipelined Analog-to-Digital Converters (ADCs). This letter presents a fast foreground digital calibration technique based on the analysis of error sources which influence the resolution of pipelined ADCs. This method estimates the gain error of the ADC prototype quickly and calibrates the ADC simultaneously in the operation time. Finally, a 10 bit, 100 Ms/s pipelined ADC is implemented and calibrated. The simulation results show that the digital calibration technique has its efficiency with fewer operation cycles. 展开更多
关键词 Pipelined analog-to-digital Converter (ADC) Foreground digital calibration Gain error Error estimation
下载PDF
上一页 1 2 147 下一页 到第
使用帮助 返回顶部