期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
Low-power CMOS fully-folding ADC with a mixed-averaging distributed T/H circuit
1
作者 刘振 贾嵩 +2 位作者 王源 吉利久 张兴 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2009年第12期128-132,共5页
This paper describes an 8-bit 125 MHz low-power CMOS fully-folding analog-to-digital converter (ADC) A novel mixed-averaging distributed T/H circuit is proposed to improve the accuracy. Folding circuits are not only... This paper describes an 8-bit 125 MHz low-power CMOS fully-folding analog-to-digital converter (ADC) A novel mixed-averaging distributed T/H circuit is proposed to improve the accuracy. Folding circuits are not only used in the fine converter but also in the coarse one and in the bit synchronization block to reduce the number of comparators for low power. This ADC is implemented in 0.5μm CMOS technology and occupies a die area of 2 × 1.5 mm^2. The measured differential nonlinearity and integral nonlinearity are 0.6 LSB/-0.8 LSB and 0.9 LSB/-1.2 LSB, respectively. The ADC exhibits 44.3 dB of signal-to-noise plus distortion ratio and 53.5 dB of spurious-free dynamic range for 1 MHz input sine-wave. The power dissipation is 138 mW at a sampling rate of 125 MHz at a 5 V supply. 展开更多
关键词 analog-to-digital converter low power fully-folding mixed-averaging distributed T/H circuit bit synchronization
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部