期刊文献+
共找到4篇文章
< 1 >
每页显示 20 50 100
Channel Lateral Pocket or Halo Region of NMOSFET Characterized by Interface State R G Current of the Forward Gated Diode
1
作者 何进 黄爱华 +1 位作者 张兴 黄如 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2001年第7期826-831,共6页
The channel lateral pocket or halo region of NMOSFET characterized by interface state R G current of a forward gated diode has been investigated numerically for the first time.The result of numerical analysis demons... The channel lateral pocket or halo region of NMOSFET characterized by interface state R G current of a forward gated diode has been investigated numerically for the first time.The result of numerical analysis demonstrates that the effective surface doping concentration and the interface state density of the pocket or halo region are interface states R G current peak position dependent and amplitude dependent,respectively.It can be expressed quantitatively according to the device physics knowledge,thus,the direct characterization of the interface state density and the effective surface doping concentration of the pocket or halo becomes very easy. 展开更多
关键词 forward gated diode R G current MOSFET pocket or halo implant region interface states effective surface doping concentration
下载PDF
New Forward Gated-Diode Technique for Separating Front Gate Interface- from Oxide-Traps Induced by Hot-Carrier-Stress in SOI-NMOSFETs
2
作者 何进 张兴 +1 位作者 黄如 王阳元 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2002年第1期11-15,共5页
The front gate interface and oxide traps induced by hot carrier stress in SOI NMOSFETs are studied.Based on a new forward gated diode technique,the R G current originating from the front interface traps is me... The front gate interface and oxide traps induced by hot carrier stress in SOI NMOSFETs are studied.Based on a new forward gated diode technique,the R G current originating from the front interface traps is measured,and then the densities of the interface and oxide traps are separated independently.The experimental results show that the hot carrier stress of front channel not only results in the strong generation of the front interface traps,but also in the significant oxide traps.These two kinds of traps have similar characteristic in increasing with the hot carrier stress time.This analysis allows one to obtain a clear physical picture of the effects of the hot carrier stress on the generating of interface and oxide traps,which help to understand the degradation and reliability of the SOI MOSFETs. 展开更多
关键词 SOI NMOS device hot carrier effect interface traps oxide traps gated diode
下载PDF
Double-gate tunnel field-effect transistor:Gate threshold voltage modeling and extraction
3
作者 李妤晨 张鹤鸣 +3 位作者 胡辉勇 张玉明 王斌 周春宇 《Journal of Central South University》 SCIE EI CAS 2014年第2期587-592,共6页
The tunnel field-effect transistor(TFET) is a potential candidate for the post-CMOS era.As one of the most important electrical parameters of a device,double gate TFET(DG-TFET) gate threshold voltage was studied.First... The tunnel field-effect transistor(TFET) is a potential candidate for the post-CMOS era.As one of the most important electrical parameters of a device,double gate TFET(DG-TFET) gate threshold voltage was studied.First,a numerical simulation study of transfer characteristic and gate threshold voltage in DG-TFET was reported.Then,a simple analytical model for DG-TFET gate threshold voltage VTG was built by solving quasi-two-dimensional Poisson equation in Si film.The model as a function of the drain voltage,the Si layer thickness,the gate length and the gate dielectric was discussed.It is shown that the proposed model is consistent with the simulation results.This model should be useful for further investigation of performance of circuits containing TFETs. 展开更多
关键词 tunnel field-effect transistor gated P-I-N diode threshold voltage modeling EXTRACTION
下载PDF
Two-dimensional threshold voltage model of a nanoscale silicon-on-insulator tunneling field-effect transistor
4
作者 李妤晨 张鹤鸣 +4 位作者 张玉明 胡辉勇 王斌 娄永乐 周春宇 《Chinese Physics B》 SCIE EI CAS CSCD 2013年第3期528-533,共6页
The tunneling field-effect transistor(TFET) is a potential candidate for the post-CMOS era.In this paper,a threshold voltage model is developed for this new kind of device.First,two-dimensional(2D) models are used... The tunneling field-effect transistor(TFET) is a potential candidate for the post-CMOS era.In this paper,a threshold voltage model is developed for this new kind of device.First,two-dimensional(2D) models are used to describe the distributions of potential and electric field in the channel and two depletion regions.Then based on the physical definition of threshold voltage for the nanoscale TFET,the threshold voltage model is developed.The accuracy of the proposed model is verified by comparing the calculated results with the 2D device simulation data.It has been demonstrated that the effects of varying the device parameters can easily be investigated using the model presented in this paper.This threshold voltage model provides a valuable reference to TFET device design,simulation,and fabrication. 展开更多
关键词 tunnel field-effect transistor band-to-band tunneling subthreshold swing gated P-I-N diode
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部