期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
A 7-27 GHz DSCL divide-by-2 frequency divider
1
作者 郭婷 李智群 +1 位作者 李芹 王志功 《Journal of Semiconductors》 EI CAS CSCD 2012年第10期92-96,共5页
This paper presents the design and analysis of a high speed broadband divide-by-2 frequency divider. The proposed divider is a dynamic source-coupled logic(DSCL) structure formed with two dynamic-loading master-slav... This paper presents the design and analysis of a high speed broadband divide-by-2 frequency divider. The proposed divider is a dynamic source-coupled logic(DSCL) structure formed with two dynamic-loading master-slave D latches,which enables high frequency operation and low power consumption.This divider exhibits a wide locking range from 7-27 GHz and the minimum power consumption is only 1.22 mW from a 1.2 V supply.The input sensitivity is as low as -25.4 dBm across the operating frequency range.This chip occupies 685×430μm^2 area with two on-chip spiral inductors in 90 nm CMOS process. 展开更多
关键词 BROADBAND frequency divider dynamic source-coupled logic dynamic-loading input-sensitivity CMOS
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部