Nanoimprint lithography(NIL) is an emerging micro/nano-patterning technique,which is a high-resolution,high-throughput and yet simple fabrication process.According to International Technology Roadmap for Semiconductor...Nanoimprint lithography(NIL) is an emerging micro/nano-patterning technique,which is a high-resolution,high-throughput and yet simple fabrication process.According to International Technology Roadmap for Semiconductor(ITRS),NIL has emerged as the next generation lithography candidate for the22 nm and 16 nm technological nodes.In this paper,we present an overview of nanoimprint lithography.The classfication,research focus,critical issues,and the future of nanoimprint lithography are intensively elaborated.A pattern as small as 2.4 nm has been demonstrated.Full-wafer nanoimprint lithography has been completed on a 12-inch wafer.Recently,12.5 nm pattern resolution through soft molecular scale nanoimprint lithography has been achieved by EV Group,a leading nanoimprint lithography technology supplier.展开更多
Nanoimprint lithography (NIL) is recognized as one of the most promising candidates for the next generation lithography (NGL) to obtain sub-100 nm patterns because of its simplicity, high-throughput and low-cost. ...Nanoimprint lithography (NIL) is recognized as one of the most promising candidates for the next generation lithography (NGL) to obtain sub-100 nm patterns because of its simplicity, high-throughput and low-cost. While substantial effort has been expending on NIL for producing smaller and smaller feature sizes, considerably less effort has been devoted to the equally important issue—alignment between template and substrate. A homemade prototype nanoimprint lithography tool with a high precision automatic alignment system based on Moiré signals is presented. Coarse and fine pitch gratings are adopted to produce Moiré signals to control macro and micro actuators and enable the substrate to move towards the desired position automatically. Linear motors with 300 mm travel range and 1 μm step resolution are used as macro actuators, and piezoelectric translators with 50 μm travel range and 1 nm step resolution are used as micro actuators. In addition, the prototype provides one translation (z displacement) and two tilting motion(α and β ) to automatically bring uniform intact contact between the template and substrate surfaces by using a flexure stage. As a result, 10 μm coarse alignment accuracy and 20 nm fine alignment accuracy can be achieved. Finally, some results of nanostructures and micro devices such as nanoscale trenches and holes, gratings and microlens array fabricated using the prototype tool are presented, and hot embossing lithography, one typical NIL technology, are depicted by taking nanoscale gratings fabrication as an example.展开更多
To tackle the demoulding and conglutinating problem with the resist and hard mold in the nanoimprint lithography process, a soft mould can be used to demould and reduce the macro or mi- cro mismatch between mould bott...To tackle the demoulding and conglutinating problem with the resist and hard mold in the nanoimprint lithography process, a soft mould can be used to demould and reduce the macro or mi- cro mismatch between mould bottom surface and wafer top surface. In nanoimprint lithography process, a mathematical equation is formulated to demonstrate the relation between the residual re- sist thickness and the pressing force during pressing the mould toward the resist-coated wafer. Based on these analytical studies, a new imprint process, which includes a pre-cure release of the pressing force, was proposed for the high-conformity transfer of nano-patterns from the mould to the wafer. The results of a series of imprint experiments showed that the proposed loading process could meet the requirements for the imprint of different patterns and feature sizes while maintaining a uniform residual resist and non-distorted transfer of nano-patterns from the mould to the resist- coated wafer.展开更多
Technology roadmaps have been a part of the semiconductor industry for many years.The first roadmap was Moore’s law,which started as an empirical observation that competitive forces then turned into a prediction that...Technology roadmaps have been a part of the semiconductor industry for many years.The first roadmap was Moore’s law,which started as an empirical observation that competitive forces then turned into a prediction that became an industry roadmap.Then the ITRS roadmap was developed and for many years was used by leading edge semiconductor producers to drive new technology they needed.Now there is the IRDS roadmap,which projects semiconductor end user requirements and develops a technology roadmap based on those requirements.The 2017 IRDS roadmap was just released.To prepare the roadmap,we received input from experts around the world.The roadmap predicts that the requirements of high performance logic will drive the development of different device structures in logic chips.Memory technology will also advance but is more focused on cost than high performance logic is.Because of this,there may be a split in the patterning roadmaps for different types of devices.Logic will adopt EUV and its extensions,while flash memory will consider nanoimprint.Directed self-assembly and direct write e-beam are also being developed.DSA has the potential to improve CD uniformity and lower costs.Direct write e-beam promises to make personalization of chips more feasible.DRAM memory will trail logic in critical dimensions and will adopt EUV when it becomes cost effective.The lithography community will both have to make EUV work and overcome the challenges of randomness in CDs and resist performance,while memory will try to make nanoimprint a reliable and low defect method of patterning.Long term,logic is expected to start focusing on 3D architectures in the late 2020’s.This will put a tremendous stress on the yield of patterning processes and on reducing the number of process steps that are required.It will also put more focus on hole type patterns,which will become one of the key patterning challenges in the future.展开更多
Position controlled nanowire growth is important for nanowire-based optoelectronic components which rely on light emission or light absorption. For solar energy harvesting applications, dense arrays of nanowires are n...Position controlled nanowire growth is important for nanowire-based optoelectronic components which rely on light emission or light absorption. For solar energy harvesting applications, dense arrays of nanowires are needed; however, a major obstacle to obtaining dense nanowire arrays is seed particle displacement and coalescing during the annealing stage prior to nanowire growth. Here, we explore three different strategies to improve pattern preservation of large-area catalyst particle arrays defined by nanoimprint lithography for nanowire growth. First, we see that heat treating the growth substrate prior to nanoimprint lithography improves pattern preservation. Second, we explore the possibility of improving pattern preservation by fixing the seed particles in place prior to annealing by modifying the growth procedure. And third, we show that a SiNx growth mask can fully prevent seed particle displacement. We show how these strategies allow us to greatly improve the pattern fidelity of grown InP nanowire arrays with dimensions suitable for solar cell applications, ultimately achieving 100% pattern preservation over the sampled area. The generic nature of these strategies is supported through the synthesis of GaAs and GaP nanowires.展开更多
基金supported by Natural Science Foundation of Shanghai(No.11ZR1432100)Shanghai Postdoctoral Science Foundation(11R21420900)
文摘Nanoimprint lithography(NIL) is an emerging micro/nano-patterning technique,which is a high-resolution,high-throughput and yet simple fabrication process.According to International Technology Roadmap for Semiconductor(ITRS),NIL has emerged as the next generation lithography candidate for the22 nm and 16 nm technological nodes.In this paper,we present an overview of nanoimprint lithography.The classfication,research focus,critical issues,and the future of nanoimprint lithography are intensively elaborated.A pattern as small as 2.4 nm has been demonstrated.Full-wafer nanoimprint lithography has been completed on a 12-inch wafer.Recently,12.5 nm pattern resolution through soft molecular scale nanoimprint lithography has been achieved by EV Group,a leading nanoimprint lithography technology supplier.
基金This project is supported by National Hi-tech Research and Development Program of China (863 Program, No. 2002AA404430)National Natural Science Foundation of China (No. 50475137).
文摘Nanoimprint lithography (NIL) is recognized as one of the most promising candidates for the next generation lithography (NGL) to obtain sub-100 nm patterns because of its simplicity, high-throughput and low-cost. While substantial effort has been expending on NIL for producing smaller and smaller feature sizes, considerably less effort has been devoted to the equally important issue—alignment between template and substrate. A homemade prototype nanoimprint lithography tool with a high precision automatic alignment system based on Moiré signals is presented. Coarse and fine pitch gratings are adopted to produce Moiré signals to control macro and micro actuators and enable the substrate to move towards the desired position automatically. Linear motors with 300 mm travel range and 1 μm step resolution are used as macro actuators, and piezoelectric translators with 50 μm travel range and 1 nm step resolution are used as micro actuators. In addition, the prototype provides one translation (z displacement) and two tilting motion(α and β ) to automatically bring uniform intact contact between the template and substrate surfaces by using a flexure stage. As a result, 10 μm coarse alignment accuracy and 20 nm fine alignment accuracy can be achieved. Finally, some results of nanostructures and micro devices such as nanoscale trenches and holes, gratings and microlens array fabricated using the prototype tool are presented, and hot embossing lithography, one typical NIL technology, are depicted by taking nanoscale gratings fabrication as an example.
基金Supported by National Natural Science Foundation of China (No. E05020203) , "863" National Hi-Tech Program(No.2002AA420050) and "973" National Key Basic Research Program ( No. 2003CB716202).
文摘To tackle the demoulding and conglutinating problem with the resist and hard mold in the nanoimprint lithography process, a soft mould can be used to demould and reduce the macro or mi- cro mismatch between mould bottom surface and wafer top surface. In nanoimprint lithography process, a mathematical equation is formulated to demonstrate the relation between the residual re- sist thickness and the pressing force during pressing the mould toward the resist-coated wafer. Based on these analytical studies, a new imprint process, which includes a pre-cure release of the pressing force, was proposed for the high-conformity transfer of nano-patterns from the mould to the wafer. The results of a series of imprint experiments showed that the proposed loading process could meet the requirements for the imprint of different patterns and feature sizes while maintaining a uniform residual resist and non-distorted transfer of nano-patterns from the mould to the resist- coated wafer.
文摘Technology roadmaps have been a part of the semiconductor industry for many years.The first roadmap was Moore’s law,which started as an empirical observation that competitive forces then turned into a prediction that became an industry roadmap.Then the ITRS roadmap was developed and for many years was used by leading edge semiconductor producers to drive new technology they needed.Now there is the IRDS roadmap,which projects semiconductor end user requirements and develops a technology roadmap based on those requirements.The 2017 IRDS roadmap was just released.To prepare the roadmap,we received input from experts around the world.The roadmap predicts that the requirements of high performance logic will drive the development of different device structures in logic chips.Memory technology will also advance but is more focused on cost than high performance logic is.Because of this,there may be a split in the patterning roadmaps for different types of devices.Logic will adopt EUV and its extensions,while flash memory will consider nanoimprint.Directed self-assembly and direct write e-beam are also being developed.DSA has the potential to improve CD uniformity and lower costs.Direct write e-beam promises to make personalization of chips more feasible.DRAM memory will trail logic in critical dimensions and will adopt EUV when it becomes cost effective.The lithography community will both have to make EUV work and overcome the challenges of randomness in CDs and resist performance,while memory will try to make nanoimprint a reliable and low defect method of patterning.Long term,logic is expected to start focusing on 3D architectures in the late 2020’s.This will put a tremendous stress on the yield of patterning processes and on reducing the number of process steps that are required.It will also put more focus on hole type patterns,which will become one of the key patterning challenges in the future.
文摘Position controlled nanowire growth is important for nanowire-based optoelectronic components which rely on light emission or light absorption. For solar energy harvesting applications, dense arrays of nanowires are needed; however, a major obstacle to obtaining dense nanowire arrays is seed particle displacement and coalescing during the annealing stage prior to nanowire growth. Here, we explore three different strategies to improve pattern preservation of large-area catalyst particle arrays defined by nanoimprint lithography for nanowire growth. First, we see that heat treating the growth substrate prior to nanoimprint lithography improves pattern preservation. Second, we explore the possibility of improving pattern preservation by fixing the seed particles in place prior to annealing by modifying the growth procedure. And third, we show that a SiNx growth mask can fully prevent seed particle displacement. We show how these strategies allow us to greatly improve the pattern fidelity of grown InP nanowire arrays with dimensions suitable for solar cell applications, ultimately achieving 100% pattern preservation over the sampled area. The generic nature of these strategies is supported through the synthesis of GaAs and GaP nanowires.