期刊文献+
共找到759篇文章
< 1 2 38 >
每页显示 20 50 100
Design of a Low Power DSP with Distributed and Early Clock Gating 被引量:1
1
作者 王兵 王琴 +1 位作者 彭瑞华 付宇卓 《Journal of Shanghai Jiaotong university(Science)》 EI 2007年第5期610-617,共8页
A novel clock structure of a low-power 16-bit very large instruction word (VLIW) digital signal processor (DSP) was proposed. To improve deterministic clock gating and to solve the drawback of conventional clock gatin... A novel clock structure of a low-power 16-bit very large instruction word (VLIW) digital signal processor (DSP) was proposed. To improve deterministic clock gating and to solve the drawback of conventional clock gating circuit in high speed circuit, a distributed and early clock gating method was developed on its instruction fetch & decoder unit, its pipelined data-path unit and its super-Harvard memory interface unit. The core was implemented following the Synopsys back-end flow under TSMC (Taiwan Silicon manufacture corporation) 0.18-μm 1.8-V 1P6M process, with a core size of 2 mm×2 mm. Result shows that it can run under 200 MHz with a power performance around 0.3 mW/MIPS. Meanwhile, only 39.7% circuit is active simultaneously in average, compared to its non-gating counterparts. 展开更多
关键词 digital signal processor (DSP) deterministic clock gating (DCG) distributed and early clock gating low power design pipeline
下载PDF
A vector inserting TPG for BIST design with low peak power consumption 被引量:2
2
作者 谈恩民 Song Shengdong Shi Wenkang 《High Technology Letters》 EI CAS 2007年第4期418-421,共4页
A test pattern generator (TPG) which can highly reduce the peak power consumption during built-in self-test (BIST) application is proposed. The proposed TPG, called LPpe-TPG, consists of a linear feedback shift re... A test pattern generator (TPG) which can highly reduce the peak power consumption during built-in self-test (BIST) application is proposed. The proposed TPG, called LPpe-TPG, consists of a linear feedback shift register (LFSR) and some control circuits. A procedure is presented firstly to make compare vectors between pseudorandom test patterns by adding some circuits to the original LFSR and secondly to insert some vectors between two successive pseudorandom test patterns according to the ordinal selection of every two bits of the compare vector. Then the changes between any successive test patterns of the test set generated by the LPpe-TPG are not more than twice. This leads to a decrease of the weighted switching activity (WSA) of the circuit under test (CUT) and therefore a reduction of the power consumption. Experimental results based on some ISCAS' 85 benchmark circuits show that the peak power consumption has been reduced by 25.25% to 64.46%. Also, the effectiveness of our approach to reduce the total and average power consumption is kept, without losing stuck-at fault coverage. 展开更多
关键词 low peak power consumption design built-in self-test (BIST) test pattern generator(TPG) linear feedback shift register (LFSR) weighted switching activity (WSA)
下载PDF
Design of Low-Power Data Logger of Deep Sea for Long-Term Field Observation 被引量:1
3
作者 赵伟 陈鹰 +2 位作者 杨灿军 曹建伟 顾临怡 《China Ocean Engineering》 SCIE EI 2009年第1期133-144,共12页
This paper describes the implementation of a data logger for the real-time in-situ monitoring of hydrothermal systems. A compact mechanical structure ensures the security and reliability of data logger when used under... This paper describes the implementation of a data logger for the real-time in-situ monitoring of hydrothermal systems. A compact mechanical structure ensures the security and reliability of data logger when used under deep sea. The data logger is a battery powered instrument, which can connect chemical sensors (pH electrode, H2S electrode, H2 electrode) and temperature sensors. In order to achieve major energy savings, dynamic power management is implemented in hardware design and software design. The working current of the data logger in idle mode and active mode is 15 μA and 1.44 mA respectively, which greatly extends the working time of battery. The data logger has been successftdly tested in the first Sino-American Cooperative Deep Submergence Project from August 13 to September 3, 2005. 展开更多
关键词 data logger low-power design deep sea long-term monitoring
下载PDF
Design and Implement of Low Power Consumption SRAM Based on Single Port Sense Amplifier in 65 nm
4
作者 Shunrui Li Jianjun Chen +2 位作者 Zuocheng Xing Jinjin Shao Xi Peng 《Journal of Computer and Communications》 2015年第11期164-168,共5页
With the rapid development of integrated circuits [1], low power consumption has become a constant pursuiting goal of the designer in chip design. As the memory almost takes up the area of the chip, reducing memory po... With the rapid development of integrated circuits [1], low power consumption has become a constant pursuiting goal of the designer in chip design. As the memory almost takes up the area of the chip, reducing memory power consumption will significantly reduce the overall power consumption of the chip;according to ISSCC’s 2014 report about technology trends discussions, there two points of the super-low power SRAM design: 1) design a more effective static and dynamic power control circuit for each key module of SRAM;2) ensure that in the case of the very low VDD min, SRAM can operating reliably and stably. This paper makes full use reliable of 8T cell, and the single-port sense amplifier has solved problems in the traditional 8T cell structure, making the new structure of the memory at a greater depth still maintain good performance and lower power consumption. Compared with the designed SRAM the SRAM generated by commercial compiler, as the performance loss at SS corner does not exceed 10%, the whole power consumption could be reduced by 54.2%, which can achieve a very good effect of low-power design. 展开更多
关键词 Single PORT SENSE AMPLIFIER SRAM design low power design 8T SRAM
下载PDF
Low Power Transceiver Design Parameters for Wireless Sensor Networks
5
作者 Adinya John Odey Daoliang Li 《Wireless Sensor Network》 2012年第10期243-249,共7页
Designing low power sensor networks has been the general goal of design engineers, scientist and end users. It is desired to have a wireless sensor network (WSN) that will run on little power (if possible, none at all... Designing low power sensor networks has been the general goal of design engineers, scientist and end users. It is desired to have a wireless sensor network (WSN) that will run on little power (if possible, none at all) thereby saving cost, and the inconveniences of having to replace batteries in some difficult to access areas of usage. Previous researches on WSN energy models have focused less on the aggregate transceiver energy consumption models as compared to studies on other components of the node, hence a large portion of energy in a WSN still get depleted through data transmission. By studying the energy consumption map of the transceiver of a WSN node in different states and within state transitions, we propose in this paper the energy consumption model of the transceiver unit of a typical sensor node and the transceiver design parameters that significantly influences this energy consumption. The contribution of this paper is an innovative energy consumption model based on simple finite automata which reveals the relationship between the aggregate energy consumption and important power parameters that characterize the energy consumption map of the transceiver in a WSN;an ideal tool to design low power WSN. 展开更多
关键词 TRANSCEIVER design PARAMETERS low power WIRELESS SENSOR NETWORKS Energy Model
下载PDF
Design for Low Power Testing of Computation Modules with Contiguous Subspace in VLSI
6
作者 Ji-Xue Xiao Yong-Le Xie Guang-Ju Chen 《Journal of Electronic Science and Technology of China》 2009年第4期326-330,共5页
A kind of pseudo Gray code presentation of test patterns based on accumulation generators is presented and a low power test scheme is proposed to test computational function modules with contiguous subspace in very la... A kind of pseudo Gray code presentation of test patterns based on accumulation generators is presented and a low power test scheme is proposed to test computational function modules with contiguous subspace in very large scale integration (VLSI), especially in digital signal processors (DSP). If test patterns from accumulators for the modules are encoded in the pseudo Gray code presentation, the switching activities of the modules are reduced, and the decrease of the test power consumption is resulted in. Results of experimentation based on FPGA show that the test approach can reduce dynamic power consumption by an average of 17.40% for 8-bit ripple carry adder consisting of 3-2 counters. Then implementation of the low power test in hardware is exploited. Because of the reuse of adders, introduction of additional XOR logic gates is avoided successfully. The design minimizes additional hardware overhead for test and needs no adjustment of circuit structure. The low power test can detect any combinational stuck-at fault within the basic building block without any degradation of original circuit performance. 展开更多
关键词 ADDER design digital signal processors (DSP) low power test.
下载PDF
Ultra-Low Power Designing for CMOS Sequential Circuits
7
作者 Patikineti Sreenivasulu Srinivasa Rao Vinaya Babu 《International Journal of Communications, Network and System Sciences》 2015年第5期146-153,共8页
Power consumption is the bottleneck of system performance. Power reduction has become an important issue in digital circuit design, especially for high performance portable devices (such as cell phones, PDAs, etc.). M... Power consumption is the bottleneck of system performance. Power reduction has become an important issue in digital circuit design, especially for high performance portable devices (such as cell phones, PDAs, etc.). Many power reduction techniques have also been proposed from the system level down to the circuit level. High-speed computation has thus become the expected norm from the average user, instead of being the province of the few with access to a powerful mainframe. Power must be added to the portable unit, even when power is available in non-portable applications, the issue of low-power design is becoming critical. Thus, it is evident that methodologies for the design of high-throughput, low-power digital systems are needed. Techniques for low-power operation are shown in this paper, which use the lowest possible supply voltage coupled with architectural, logic style, circuit, and technology optimizations. The threshold vol-tages of the MTCMOS devices for both low and high Vth are constructed as the low threshold Vth is approximately 150 - 200 mv whereas the high threshold Vth is managed by varying the thickness of the oxide Tox. Hence we are using different threshold voltages with minimum voltages and hence considered this project as ultra-low power designing. 展开更多
关键词 Ultra-low power design Dynamic power STATIC power SWITCHING ACTIVITIES LEAKAGE power power Optimization
下载PDF
A Low-Power-Consumption 9bit 10MS/s Pipeline ADC for CMOS Image Sensors 被引量:1
8
作者 朱天成 姚素英 李斌桥 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2007年第12期1924-1929,共6页
A low-power-consumption 9bit 10MS/s pipeline ADC,used in a CMOS image sensor,is proposed. In the design, the decrease of power consumption is achieved by applying low-power-consumption and large-output-swing amplifier... A low-power-consumption 9bit 10MS/s pipeline ADC,used in a CMOS image sensor,is proposed. In the design, the decrease of power consumption is achieved by applying low-power-consumption and large-output-swing amplifiers with gain boost structure, and biasing all the cells with the same voltage bias source, which requires careful layout design and large capacitors. In addition,capacitor array DAC is also applied to reduce power consumption,and low threshold voltage MOS transistors are used to achieve a large signal processing range. The ADC was implemented in a 0.18μm 4M-1 P CMOS process,and the experimental results indicate that it consumes only 7mW, which is much less than general pipeline ADCs. The ADC was used in a 300000 pixels CMOS image sensor. 展开更多
关键词 pipeline ADC low power design CMOS image sensor large signal processing range
下载PDF
SYNCHRONOUS DERIVED CLOCK AND SYNTHESIS OF LOW POWER SEQUENTIAL CIRCUITS
9
作者 Wu Xunwei (Department of Electronic Engineering, Zhejiang University, Hangzhou 310028)Qing Wu Massoud Pedram (Department of Electrical Engineering-Systems, University of Southern California, USA) 《Journal of Electronics(China)》 1999年第2期138-145,共8页
Based on analyzing significance of controlling clock in design of low power sequential circuits, this paper proposes a technique that the gating signal is derived from the master latch in a flip-flop to make the deriv... Based on analyzing significance of controlling clock in design of low power sequential circuits, this paper proposes a technique that the gating signal is derived from the master latch in a flip-flop to make the derived clock having no glitch and no skew. The design of a decimal counter with half-frequency division shows that by using the synchronous derived clock the counter has lower power dissipation as well as simpler combinational logic. Computer simulation shows 20% power saving. 展开更多
关键词 low power SEQUENTIAL circuit LOGIC design DERIVED CLOCK
下载PDF
A Low Power Non-Volatile LR-WPAN Baseband Processor with Wake-Up Identification Receiver
10
作者 YU Shuangming FENG Peng WU Nanjian 《China Communications》 SCIE CSCD 2016年第1期33-46,共14页
The paper proposes a low power non-volatile baseband processor with wake-up identification(WUI) receiver for LR-WPAN transceiver.It consists of WUI receiver,main receiver,transmitter,non-volatile memory(NVM) and power... The paper proposes a low power non-volatile baseband processor with wake-up identification(WUI) receiver for LR-WPAN transceiver.It consists of WUI receiver,main receiver,transmitter,non-volatile memory(NVM) and power management module.The main receiver adopts a unified simplified synchronization method and channel codec with proactive Reed-Solomon Bypass technique,which increases the robustness and energy efficiency of receiver.The WUI receiver specifies the communication node and wakes up the transceiver to reduce average power consumption of the transceiver.The embedded NVM can backup/restore the states information of processor that avoids the loss of the state information caused by power failure and reduces the unnecessary power of repetitive computation when the processor is waked up from power down mode.The baseband processor is designed and verified on a FPGA board.The simulated power consumption of processor is 5.1uW for transmitting and 28.2μW for receiving.The WUI receiver technique reduces the average power consumption of transceiver remarkably.If the transceiver operates 30 seconds in every 15 minutes,the average power consumption of the transceiver can be reduced by two orders of magnitude.The NVM avoids the loss of the state information caused by power failure and energy waste caused by repetitive computation. 展开更多
关键词 LR-WPAN wake-up identification receiver synchronization non-volatile memory baseband processor digital integrated circuit low power chip design
下载PDF
High Level Design Flow Targeting Real Multistandard Circuit Designer Requirements
11
作者 Khaled Grati Nadia Khouja +1 位作者 Bertrand Le Gal Adel Ghazel 《通讯和计算机(中英文版)》 2011年第5期335-346,共12页
关键词 设计流程 电路设计 标准 瞄准 设计方法 通道选择 DECT UMTS
下载PDF
新型电力系统中的规划运营与电力市场:研究进展与科研实践
12
作者 钟海旺 张宁 +8 位作者 杜尔顺 郭鸿业 蔡元纪 王鹏 高洪超 李姚旺 刘学 康重庆 夏清 《中国电机工程学报》 EI CSCD 北大核心 2024年第18期7084-7103,I0004,共21页
“碳达峰、碳中和”战略目标下,能源结构清洁化—可再生能源并网比例不断提高、能源要素多元化—发输配用各环节海量灵活性资源接入两大趋势带来的挑战,对电力规划、调度运营、电力市场产生了重大影响。规划中如何综合考虑海量运行场景... “碳达峰、碳中和”战略目标下,能源结构清洁化—可再生能源并网比例不断提高、能源要素多元化—发输配用各环节海量灵活性资源接入两大趋势带来的挑战,对电力规划、调度运营、电力市场产生了重大影响。规划中如何综合考虑海量运行场景与多元化要素,运营中如何高效调度多样灵活性资源,市场如何设计机制激励主体提供灵活性,都是新型电力系统建设亟待解决的问题。该文从电力规划、调度运营、电力市场3个层面出发,对近年来新型电力系统中规划运营与电力市场的相关研究进展进行系统梳理,涵盖基础理论、机制设计、应用研究、系统研发等多类型研究文献。进一步从规划、调度、市场3个方面展望未来研究趋势,如新型要素接入下的电网韧性、电碳耦合调度理论与高效求解技术、辅助服务与容量市场交易品类、考虑储能等新型主体的市场交易机制等,以期为我国新型电力系统的建设提供有益参考。 展开更多
关键词 电力规划 调度运营 电力市场 不确定性分析 低碳电力 综合能源系统 机制设计
下载PDF
存储体编译和布局协同的片上缓存设计方法
13
作者 刘必慰 熊琪 +1 位作者 杨茗 宋雨露 《国防科技大学学报》 EI CAS CSCD 北大核心 2024年第1期198-203,共6页
为了提高片上缓存的速度、降低面积和功耗,提出了一种存储体编译和布局协同的片上缓存设计方法。该方法基于存储体在芯片上的不同空间位置预估该存储体的时序余量,分别采用拆分/合并、尺寸调整、阈值替换和长宽比变形等多种配置参数穷... 为了提高片上缓存的速度、降低面积和功耗,提出了一种存储体编译和布局协同的片上缓存设计方法。该方法基于存储体在芯片上的不同空间位置预估该存储体的时序余量,分别采用拆分/合并、尺寸调整、阈值替换和长宽比变形等多种配置参数穷举组合进行存储体编译,根据时序余量选择最优的静态随机存取存储器存储体编译配置。将该方法与现有的物理设计步骤集成为一个完整的设计流程。实验结果表明,该方法能够降低约9.9%的功耗,同时缩短7.5%的关键路径延时。 展开更多
关键词 片上缓存 静态随机存取存储器 协同设计 低功耗
下载PDF
嵌入式机房多功能模块智能监控系统设计
14
作者 李炜 黄倩 《计算机测量与控制》 2024年第1期64-71,共8页
为充分提高大型机房智能化运维能力,及时排除各种异常情况,实现高精度、低功耗的系统设计目标;提出基于嵌入式的机房多功能模块智能监控系统设计方法;设计针对机房空间的传感信号采集层、数据传输层、后台监控层的多层系统架构;硬件结... 为充分提高大型机房智能化运维能力,及时排除各种异常情况,实现高精度、低功耗的系统设计目标;提出基于嵌入式的机房多功能模块智能监控系统设计方法;设计针对机房空间的传感信号采集层、数据传输层、后台监控层的多层系统架构;硬件结构设计了用户登录模块、传感器运行模块、数据记录模块和监控显示模块,4个功能模块在多层架构下工作;软件部分通过数据传输程序连接终端设备与云计算中心,利用数据处理程序完成功能模块参数设置,完成嵌入式机房运行数据自动监控,针对系统的功耗问题,设计了微结构级功耗模型,降低系统功耗;实验结果表明:所设计系统容错率在80%以上,数据采集精度高,当浓度超过100 ppm时,自动对烟雾超标情况启动报警装置;可以实时响应接入设备,及时获取预警信息,功耗低,平均响应时间均在2.8 s以下,实现嵌入式机房自动智能监控。 展开更多
关键词 嵌入式技术 智能机房监控 多层架构 模块设计 低功耗模型 系统设计
下载PDF
铁路系统中传感器的低功耗电源管理系统设计
15
作者 蒋敏建 《通信电源技术》 2024年第1期100-102,共3页
探讨铁路系统中无线传感器的低功耗电源管理策略,并提出一种创新的改进策略。先介绍了铁路传感器系统的架构和相关的能源管理电路设计,然后分析了系统的状态转换过程,包括状态切换时间点和功耗问题。基于这些分析,提出一种自适应功耗模... 探讨铁路系统中无线传感器的低功耗电源管理策略,并提出一种创新的改进策略。先介绍了铁路传感器系统的架构和相关的能源管理电路设计,然后分析了系统的状态转换过程,包括状态切换时间点和功耗问题。基于这些分析,提出一种自适应功耗模块激活策略,该策略根据传感器传输数据的频率和重要性来动态调整功耗模块的激活频率。此外,还研究了基于状态切换的功率优化方法,以最大限度地减小功率消耗。 展开更多
关键词 铁路传感器系统 低功耗设计 电源管理 状态转换
下载PDF
城轨14号道岔轨道刚度规律及低动力设计
16
作者 李智恒 周华龙 +1 位作者 徐井芒 周昌盛 《铁道建筑》 北大核心 2024年第3期41-46,共6页
为研究侧向过岔速度更高的国产14号无砟道岔轨道刚度分布规律,基于有限元理论,建立城轨14号道岔轨道刚度计算模型,模型中充分考虑轨下胶垫、板下胶垫、钢轨类型、滑床台等部件的影响,重点分析了14号道岔整体刚度纵向分布的变化规律,并... 为研究侧向过岔速度更高的国产14号无砟道岔轨道刚度分布规律,基于有限元理论,建立城轨14号道岔轨道刚度计算模型,模型中充分考虑轨下胶垫、板下胶垫、钢轨类型、滑床台等部件的影响,重点分析了14号道岔整体刚度纵向分布的变化规律,并针对轨道刚度分布不均匀进行了低动力设计。结果表明:城轨14号单开道岔轨道竖向刚度沿线路纵向不均匀分布,其中连接部分刚度最小,转辙器部分刚度最大值为连接部分的1.5倍,辙叉部分刚度最大值为连接部分的2.0倍;通过低动力设计,钢轨整体刚度纵向变化率最大值从207.4%降至121.6%,钢轨挠度变化率全部降至0.3 mm/m以内,能够满足城轨14号道岔的运输组织要求。 展开更多
关键词 地铁 轨道刚度 数值计算 道岔 低动力设计
下载PDF
适用于海洋动态观测设备嵌入式系统的低功耗管理预测模型
17
作者 李昌硕 周伟 +1 位作者 杨群慧 季福武 《海洋技术学报》 2024年第2期10-17,共8页
能耗是制约海洋设备在水下工作时长的关键因素。为进一步降低海洋动态观测设备嵌入式系统的动态功耗,本文针对前人提出的用于预测空闲时间的指数平滑算法所存在的权重系数基于凑数法确定、算法难以适应大波动等问题,设计了一种新的权重... 能耗是制约海洋设备在水下工作时长的关键因素。为进一步降低海洋动态观测设备嵌入式系统的动态功耗,本文针对前人提出的用于预测空闲时间的指数平滑算法所存在的权重系数基于凑数法确定、算法难以适应大波动等问题,设计了一种新的权重系数,并构建了一种自适应的低功耗管理预测模型。当模型检测到预测的空闲时间超过工作和休眠状态切换的时间阈值后,中央处理器关停系统的部分外设,使系统进入低功耗休眠状态。仿真和单片机实验均表明,本文提出的低功耗管理预测模型能够有效地提高对处理器工作的空闲时间预测的准确性,且面对突发状况具有良好的自适应性,可显著降低嵌入式系统的功耗,有效延长设备的工作时间。 展开更多
关键词 海洋动态观测设备 嵌入式系统 动态功耗管理 指数平滑算法 低功耗
下载PDF
煤矿井下低压供电系统远程集控漏电试验平台设计研究 被引量:1
18
作者 崔智明 《中国煤炭》 北大核心 2024年第1期101-107,共7页
对目前煤矿井下低压供电系统特征及漏电原因进行了深入研究,分析了导致漏电的影响因素以及由此所带来的危害;在此基础之上通过对远程通信技术、数据采集技术以及漏电检测技术的统筹运用,立足煤矿电力监控系统软件的自身实际,设计了与之... 对目前煤矿井下低压供电系统特征及漏电原因进行了深入研究,分析了导致漏电的影响因素以及由此所带来的危害;在此基础之上通过对远程通信技术、数据采集技术以及漏电检测技术的统筹运用,立足煤矿电力监控系统软件的自身实际,设计了与之相匹配的远程集控漏电试验平台。对该平台的结构进行了详细阐述,并对其中的重要构成部件,如监控系统、漏电试验电阻箱等和相关的软硬件设计进行了具体介绍;并对低压漏电试验的有效性进行了现场有效验证;实际应用结果表明,符合煤矿远程低压漏电试验的相关要求,大幅降低了由于漏电而产生的停电、送电安全风险,提高了煤矿井下低压供电系统的远程在线安全监控能力。 展开更多
关键词 低压供电系统 远程漏电试验 漏电试验电阻箱 软硬件系统设计 电力在线监控
下载PDF
基于物联网和蓝牙通信的无线电机监测设备设计及应用
19
作者 张元洲 梁晓瑜 +4 位作者 叶青 汪敏 陈鹏 张懿德 汤建斌 《现代电子技术》 北大核心 2024年第14期77-82,共6页
针对工业生产中电机容易出现不正常运行或故障等问题,设计一种基于物联网和蓝牙通信的无线电机监测设备。无线监测设备基于STM32超低功耗单片机进行开发,结合多种传感器和蓝牙模块实现对电机各项参数的采集和传输;网关将接收到的数据通... 针对工业生产中电机容易出现不正常运行或故障等问题,设计一种基于物联网和蓝牙通信的无线电机监测设备。无线监测设备基于STM32超低功耗单片机进行开发,结合多种传感器和蓝牙模块实现对电机各项参数的采集和传输;网关将接收到的数据通过MQTT协议上传至云端服务器,并实现数据可视化,方便后续电机设备的管理和维护。经实验验证,无线监测设备运行稳定,可以实现对电机的状态监测,且能够极大地提高电机状态监测的效率。该设备具有低功耗、易维护、可以长期运行等特点,能够实现对工业电机长期的状态监测,具有良好的应用前景。 展开更多
关键词 电机设备 无线监测 物联网 电路设计 蓝牙通信 低功耗 数据可视化
下载PDF
混合集成YIG频率合成器设计
20
作者 张卫 尹春燕 王大勇 《磁性材料及器件》 CAS 2024年第5期32-37,共6页
将YIG振荡电路与控制单元、锁相单元进行混合集成制作频率合成器。首先介绍了YIG频率合成器的基本原理,在此基础上提出了混合集成的设计思路和具体设计措施。重点提出采用“永磁偏置”和“无加热器”方案降低体积和功耗,采用“均磁”措... 将YIG振荡电路与控制单元、锁相单元进行混合集成制作频率合成器。首先介绍了YIG频率合成器的基本原理,在此基础上提出了混合集成的设计思路和具体设计措施。重点提出采用“永磁偏置”和“无加热器”方案降低体积和功耗,采用“均磁”措施提升磁场均匀性,采用YIG小球与永磁体互补法降低频率温漂,实现了YIG频率合成器的小型化和低功耗设计。其体积较常规YIG频率合成器减小约2/3,功耗仅约3.6 W,相位噪声性能与常规YIG频率合成器相当。最后指出了这种混合集成一体化结构设计的适用性,即混合集成一体化结构设计思想不仅适用于YIG频率合成器,也适用于多功能YIG滤波组件的集成化设计,但也存在不足和局限性。 展开更多
关键词 YIG调谐 频率合成器 混合集成 小型化 低功耗 设计
下载PDF
上一页 1 2 38 下一页 到第
使用帮助 返回顶部