期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
Test access to deeply embedded analog terminals within an A/MS SoC
1
作者 NIARAKI Asli Rahebeh MIRZAKUCHAKI Sattar +1 位作者 NAVABI Zainalabedin RENOVELL Michel 《Journal of Zhejiang University-Science A(Applied Physics & Engineering)》 SCIE EI CAS CSCD 2007年第10期1543-1552,共10页
This paper presents a standard scalable and reconfigurable design for testability (SR DfT) in order to increase ac- cessibility to deeply embedded A/MS cores and to limit application of costly off-chip mixed-signal te... This paper presents a standard scalable and reconfigurable design for testability (SR DfT) in order to increase ac- cessibility to deeply embedded A/MS cores and to limit application of costly off-chip mixed-signal testers. SR DfT is an oscilla- tion-based wrapper compatible with digital embedded core-based SoC test methodologies. The impact of the optimized oscilla- tion-based wrapper design on MS SoC testing is evaluated in two directions: area and test time. Experimental results are presented for several SoCs from the ITC’02 test benchmarks with inclusion of eight analog filters. 展开更多
关键词 Scalable design for testability (DIT) Reconfigurable architecture Embedded A/MS testing Modular testing Built-in self test (BIST)
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部