期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
High accuracy digital aging monitor based on PLL-VCO circuit
1
作者 张跃军 蒋志迪 +1 位作者 汪鹏君 张学龙 《Journal of Semiconductors》 EI CAS CSCD 2015年第1期158-162,共5页
As the manufacturing process is scaled down to the nanoscale, the aging phenomenon significantly affects the reliability and lifetime of integrated circuits. Consequently, the precise measurement of digital CMOS aging... As the manufacturing process is scaled down to the nanoscale, the aging phenomenon significantly affects the reliability and lifetime of integrated circuits. Consequently, the precise measurement of digital CMOS aging is a key aspect of nanoscale aging tolerant circuit design. This paper proposes a high accuracy digital aging monitor using phase-locked loop and voltage-controlled oscillator(PLL-VCO) circuit. The proposed monitor eliminates the circuit self-aging effect for the characteristic of PLL, whose frequency has no relationship with circuit aging phenomenon. The PLL-VCO monitor is implemented in TSMC low power 65 nm CMOS technology, and its area occupies 303.28×298.94 μm^2. After accelerating aging tests, the experimental results show that PLL-VCO monitor improves accuracy about high temperature by 2.4% and high voltage by 18.7%. 展开更多
关键词 nanoscale aging monitor PLL-VCO circuit design
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部