期刊文献+
共找到5篇文章
< 1 >
每页显示 20 50 100
A programmable gain amplifier with a DC offset calibration loop for a directconversion WLAN transceiver 被引量:1
1
作者 雷倩倩 林敏 +1 位作者 陈治明 石寅 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2011年第4期124-130,共7页
A high-linearity PGA(programmable gain amplifier) with a DC offset calibration loop is proposed.The PGA adopts a differential degeneration structure to vary voltage gain and uses the closed-loop structure including ... A high-linearity PGA(programmable gain amplifier) with a DC offset calibration loop is proposed.The PGA adopts a differential degeneration structure to vary voltage gain and uses the closed-loop structure including the input op-amps to enhance the linearity.A continuous time feedback based DC offset calibration loop is also designed to solve the DC offset problem.This PGA is fabricated by TSMC 0.13μm CMOS technology.The measurements show that the receiver PGA(RXPGA) provides a 64 dB gain range with a step of 1 dB,and the transmitter PGA(TXPGA) covers a 16 dB gain.The RXPGA consumes 18 mA and the TXPGA consumes 7 mA (I and Q path) under a 3.3 V supply.The bandwidth of the multi-stage PGA is higher than 20 MHz.In addition,the DCOC(DC offset cancellation) circuit shows 10 kHz of HPCF(high pass cutoff frequency) and the DCOC settling time is less than 0.45μs. 展开更多
关键词 linear-in-dB PGA DC offset calibration
原文传递
A low power mixed signal DC offset calibration circuit for direct conversion receiver applications
2
作者 杨利君 袁芳 +2 位作者 龚正 石寅 陈治明 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2011年第12期134-138,共5页
A low power mixed signal DC offset calibration (DCOC) circuit for direct conversion receiver applica- tions is designed. The proposed DCOC circuit features low power consumption, fast settling time and a small die a... A low power mixed signal DC offset calibration (DCOC) circuit for direct conversion receiver applica- tions is designed. The proposed DCOC circuit features low power consumption, fast settling time and a small die area by avoiding the trade-off between loop response time and the high pass frequency of the DCOC servo loop in conventional analog DCOC systems. By applying the proposed DC offset correction circuitry, the output residue DC offset voltages are reduced to less than 38 mV and the DCOC loop settling time is less than 100 μs. The DCOC chip is fabricated in a standard 0.13μm CMOS technology and drains only 196 μA from a 1.2-V power supply with its chip area of only 0.372 ×0.419 mm^2. 展开更多
关键词 mixed signal DC offset calibration analog to digital converter digital control logic unit digital toanalog converter least significant bit
原文传递
Beam-based calibrations of the BPM offset at C-ADS Injector Ⅱ
3
作者 陈伟龙 王志军 +6 位作者 冯驰 窦为平 陶玥 贾欢 王旺生 刘淑会 何源 《Chinese Physics C》 SCIE CAS CSCD 2016年第7期158-161,共4页
Beam-based BPM offset calibration was carried out for Injector II at the C-ADS demonstration facility at the Institute of Modern Physics (IMP), Chinese Academy of Science (CAS). By using the steering coils integra... Beam-based BPM offset calibration was carried out for Injector II at the C-ADS demonstration facility at the Institute of Modern Physics (IMP), Chinese Academy of Science (CAS). By using the steering coils integrated in the quadrupoles, the beam orbit can be effectively adjusted and BPM positions recorded at the Medium Energy Beam Transport of the Injector II Linac. The studies were done with a 2 mA, 2.1 MeV proton beam in pulsed mode. During the studies, the "null comparison method" was applied for the calibration. This method is less sensitive to errors compared with the traditional transmission matrix method. In addition, the quadrupole magnet's center can also be calibrated with this method. 展开更多
关键词 ADS Injector II beam commissioning BPM offset calibration null comparison method
原文传递
A continuously and widely tunable analog baseband chain with digital-assisted calibration for multi-standard DBS applications 被引量:1
4
作者 李松亭 李建成 +1 位作者 谷晓忱 王宏义 《Journal of Semiconductors》 EI CAS CSCD 2013年第6期143-151,共9页
This paper presents a continuously and widely tunable analog baseband chain with a digital-assisted calibration scheme implemented on a 0.13μm CMOS technology.The analog baseband is compliant with several digital bro... This paper presents a continuously and widely tunable analog baseband chain with a digital-assisted calibration scheme implemented on a 0.13μm CMOS technology.The analog baseband is compliant with several digital broadcasting system(DBS) standards,including DVB-S,DVB-S2,and ABS-S.The cut-off frequency of the baseband circuit can be changed continuously from 4.5 to 32 MHz.The gain adjustment range is from 6 to 55.5 dB with 0.5 dB step.The calibration includes automatic frequency tuning(AFT) and automatic DC offset calibration (DCOC) to achieve less than 6%cut-off frequency deviation and 3 mV residual output offset.The out-of-band IIP2 and IIP3 of the overall chain are 45 dBm and 18 dBm respectively,while the input referred noise(IRN) is 17.4 nV/√Hz.All circuit blocks are operated at 2.8 V from LDO and consume current of 20.4 mA in the receiving mode. 展开更多
关键词 analog baseband continuously and widely tunable LPF digital broadcasting system digital-assisted DC offset calibration digital-assisted automatic frequency tuning
原文传递
A high linearity downconverter for digital broadcasting system
5
作者 李松亭 李建成 +2 位作者 谷晓忱 王宏义 庄钊文 《Journal of Semiconductors》 EI CAS CSCD 2014年第12期114-122,共9页
An integrated downconverter with high linearity for digital broadcasting system receivers is implemented in a 0.13 m CMOS process with an active area of 0.1 mm2. The current-mode scheme is adopted to improve linearity... An integrated downconverter with high linearity for digital broadcasting system receivers is implemented in a 0.13 m CMOS process with an active area of 0.1 mm2. The current-mode scheme is adopted to improve linearity performance by avoiding voltage fluctuation. A passive CMOS switching pair is utilized to improve the even-order linearity of the downconverter. A current amplifier is used to provide low input impedance which will easily lead to a wide operating bandwidth and high linearity. Moreover, a current-mode Sallen-Key low-pass filter is adopted for effective rejection of out-of-band interferers and also low input impedance. The digital-assisted DC offset calibration improves the second-order distortion of the downconverter. This design achieves a maximum gain of 40 dB and a dynamic range of 10 dB. Measured noise figure is 8.2 dB, an IIP2 of 63 dBm, an IIP3 of 17 dBm at the minimum gain of 30 dB. The downconverter consumes about 7.7 m A under a supply of 1.2 V. 展开更多
关键词 current-mode downconverter CMOS switching pair DC offset calibration direct conversion receiver LINEARITY Sallen-Key low-pass filter
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部