期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
Compact-Parity Testing and Testable Design
1
作者 徐拾义 《Journal of Donghua University(English Edition)》 EI CAS 2005年第3期44-50,共7页
Parity testing is one of the compact testing techniques,which, traditionally, relies on applying all 2n input combinations to an n-input combinational circuit without need of knowing the implementation of the circuits... Parity testing is one of the compact testing techniques,which, traditionally, relies on applying all 2n input combinations to an n-input combinational circuit without need of knowing the implementation of the circuits under test. The faults can be detected just by observing and comparing its parity of whole output of circuit with the expectation one. The way seemed to be less interesting to the test engineers in the past days, mainly due to the reasons of its exhaustive testing and time-consuming, which became a barrier as the number of input lines gets growing. However its great facility and convenience in testing still interest to the engineers who need to have a quick look at the qualities of the circuits without generating the test patterns for a given circuit to be tested. In this paper, a new approach called pseudo-parity testing is presented to deal with the dilemma we are facing: i. e. to change an exhaustive parity testing into a non-exhaustive one, followed by a pseudoparity testable design to help realize the new way of pseudoparity testing. The idea of pseudo-parity testing presented in this paper may resume its spirits towards its promising future. 展开更多
关键词 超大规模集成电路 奇偶测试 紧致测试 可测试设计
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部