期刊文献+
共找到16,813篇文章
< 1 2 250 >
每页显示 20 50 100
Pixelated non-volatile programmable photonic integrated circuits with 20-level intermediate states 被引量:1
1
作者 Wenyu Chen Shiyuan Liu Jinlong Zhu 《International Journal of Extreme Manufacturing》 SCIE EI CAS CSCD 2024年第3期477-487,共11页
Multi-level programmable photonic integrated circuits(PICs)and optical metasurfaces have gained widespread attention in many fields,such as neuromorphic photonics,opticalcommunications,and quantum information.In this ... Multi-level programmable photonic integrated circuits(PICs)and optical metasurfaces have gained widespread attention in many fields,such as neuromorphic photonics,opticalcommunications,and quantum information.In this paper,we propose pixelated programmable Si_(3)N_(4)PICs with record-high 20-level intermediate states at 785 nm wavelength.Such flexibility in phase or amplitude modulation is achieved by a programmable Sb_(2)S_(3)matrix,the footprint of whose elements can be as small as 1.2μm,limited only by the optical diffraction limit of anin-house developed pulsed laser writing system.We believe our work lays the foundation for laser-writing ultra-high-level(20 levels and even more)programmable photonic systems and metasurfaces based on phase change materials,which could catalyze diverse applications such as programmable neuromorphic photonics,biosensing,optical computing,photonic quantum computing,and reconfigurable metasurfaces. 展开更多
关键词 programmable photonic integrated circuits phase change materials multi-level intermediate states metasurfaces
下载PDF
Reconfigurable mechanism-based metamaterials for ternary-coded elastic wave polarizers and programmable refraction control
2
作者 Zhou HU Zhibo WEI +1 位作者 Yan CHEN Rui ZHU 《Applied Mathematics and Mechanics(English Edition)》 SCIE EI CSCD 2024年第7期1225-1242,共18页
Elastic metamaterials with unusual elastic properties offer unprecedented ways to modulate the polarization and propagation of elastic waves.However,most of them rely on the resonant structural components,and thus are... Elastic metamaterials with unusual elastic properties offer unprecedented ways to modulate the polarization and propagation of elastic waves.However,most of them rely on the resonant structural components,and thus are frequency-dependent and unchangeable.Here,we present a reconfigurable 2D mechanism-based metamaterial which possesses transformable and frequency-independent elastic properties.Based on the proposed mechanism-based metamaterial,interesting functionalities,such as ternarycoded elastic wave polarizer and programmable refraction,are demonstrated.Particularly,unique ternary-coded polarizers,with 1-trit polarization filtering and 2-trit polarization separating of longitudinal and transverse waves,are first achieved.Then,the strong anisotropy of the proposed metamaterial is harnessed to realize positive-negative bi-refraction,only-positive refraction,and only-negative refraction.Finally,the wave functions with detailed microstructures are numerically verified. 展开更多
关键词 elastic metamaterial elastic wave reconfigurable design zero mode ternary code programmable refraction
下载PDF
A novel one-time-programmable memory unit based on Schottky-type p-GaN diode
3
作者 Chao Feng Xinyue Dai +4 位作者 Qimeng Jiang Sen Huang Jie Fan Xinhua Wang Xinyu Liu 《Journal of Semiconductors》 EI CAS CSCD 2024年第3期53-57,共5页
In this work,a novel one-time-programmable memory unit based on a Schottky-type p-GaN diode is proposed.During the programming process,the junction switches from a high-resistance state to a low-resistance state throu... In this work,a novel one-time-programmable memory unit based on a Schottky-type p-GaN diode is proposed.During the programming process,the junction switches from a high-resistance state to a low-resistance state through Schottky junction breakdown,and the state is permanently preserved.The memory unit features a current ratio of more than 10^(3),a read voltage window of 6 V,a programming time of less than 10^(−4)s,a stability of more than 108 read cycles,and a lifetime of far more than 10 years.Besides,the fabrication of the device is fully compatible with commercial Si-based GaN process platforms,which is of great significance for the realization of low-cost read-only memory in all-GaN integration. 展开更多
关键词 wide-bandgap semiconductor one-time programmable Schottky-type p-GaN diode read-only memory device
下载PDF
Teaching Reform and Exploration of Practical Courses Based on Programmable Control
4
作者 Hang Xu 《Journal of Contemporary Educational Research》 2024年第6期211-215,共5页
As the country continues to promote the development of intelligent manufacturing,all industries are carrying out enterprise automation upgrading,the Pearl River Delta Intelligent Manufacturing Conference held in March... As the country continues to promote the development of intelligent manufacturing,all industries are carrying out enterprise automation upgrading,the Pearl River Delta Intelligent Manufacturing Conference held in March 2024 provides a direction guide for each enterprise on how to integrate the intelligent manufacturing technology into each link and provide direction guidance for enterprises to create new models and new business formats.College teachers,in focusing on the teaching process,should closely match the enterprise and social needs and cultivate excellent students.As the core controller of automation control,the application of programmable controllers in teaching is particularly important.In practical classes,by setting progressive difficulty,project guidance,team collaboration,and other links,students can master the automation equipment design of programmable control in repeated practice. 展开更多
关键词 programmable controller Practical course Project guidelines TEAMWORK
下载PDF
Low-loss chip-scale programmable silicon photonic processor 被引量:5
5
作者 Yiwei Xie Shihan Hong +4 位作者 Hao Yan Changping Zhang Long Zhang Leimeng Zhuang Daoxin Dai 《Opto-Electronic Advances》 SCIE EI CAS CSCD 2023年第3期25-41,共17页
Chip-scale programmable optical signal processors are often used to flexibly manipulate the optical signals for satisfying the demands in various applications,such as lidar,radar,and artificial intelligence.Silicon ph... Chip-scale programmable optical signal processors are often used to flexibly manipulate the optical signals for satisfying the demands in various applications,such as lidar,radar,and artificial intelligence.Silicon photonics has unique advantages of ultra-high integration density as well as CMOS compatibility,and thus makes it possible to develop large-scale programmable optical signal processors.The challenge is the high silicon waveguides propagation losses and the high calibration complexity for all tuning elements due to the random phase errors.In this paper,we propose and demonstrate a programmable silicon photonic processor for the first time by introducing low-loss multimode photonic waveguide spirals and low-random-phase-error Mach-Zehnder switches.The present chip-scale programmable silicon photonic processor comprises a 1×4 variable power splitter based on cascaded Mach-Zehnder couplers(MZCs),four Ge/Si photodetectors,four channels of thermally-tunable optical delaylines.Each channel consists of a continuously-tuning phase shifter based on a waveguide spiral with a micro-heater and a digitally-tuning delayline realized with cascaded waveguide-spiral delaylines and MZSs for 5.68 ps time-delay step.Particularly,these waveguide spirals used here are designed to be as wide as 2μm,enabling an ultralow propagation loss of 0.28 dB/cm.Meanwhile,these MZCs and MZSs are designed with 2-μm-wide arm waveguides,and thus the random phase errors in the MZC/MZS arms are negligible,in which case the calibration for these MZSs/MZCs becomes easy and furthermore the power consumption for compensating the phase errors can be reduced greatly.Finally,this programmable silicon photonic processor is demonstrated successfully to verify a number of distinctively different functionalities,including tunable time-delay,microwave photonic beamforming,arbitrary optical signal filtering,and arbitrary waveform generation. 展开更多
关键词 silicon photonics programmable photonic integrated circuit WAVEGUIDE delay lines Mach-Zehnder interferometer
下载PDF
Programmable Logic Controller Block Monitoring System for Memory Attack Defense in Industrial Control Systems
6
作者 Mingyu Lee Jiho Shin Jung Taek Seo 《Computers, Materials & Continua》 SCIE EI 2023年第11期2427-2442,共16页
Cyberattacks targeting industrial control systems(ICS)are becoming more sophisticated and advanced than in the past.A programmable logic controller(PLC),a core component of ICS,controls and monitors sensors and actuat... Cyberattacks targeting industrial control systems(ICS)are becoming more sophisticated and advanced than in the past.A programmable logic controller(PLC),a core component of ICS,controls and monitors sensors and actuators in the field.However,PLC has memory attack threats such as program injection and manipulation,which has long been a major target for attackers,and it is important to detect these attacks for ICS security.To detect PLC memory attacks,a security system is required to acquire and monitor PLC memory directly.In addition,the performance impact of the security system on the PLC makes it difficult to apply to the ICS.To address these challenges,this paper proposes a system to detect PLC memory attacks by continuously acquiring and monitoring PLC memory.The proposed system detects PLC memory attacks by acquiring the program blocks and block information directly from the same layer as the PLC and then comparing them in bytes with previous data.Experiments with Siemens S7-300 and S7-400 PLC were conducted to evaluate the PLC memory detection performance and performance impact on PLC.The experimental results demonstrate that the proposed system detects all malicious organization block(OB)injection and data block(DB)manipulation,and the increment of PLC cycle time,the impact on PLC performance,was less than 1 ms.The proposed system detects PLC memory attacks with a simpler detection method than earlier studies.Furthermore,the proposed system can be applied to ICS with a small performance impact on PLC. 展开更多
关键词 programmable logic controller industrial control system attack detection
下载PDF
High-Bandwidth,Low-Power CMOS Transistor Based CAB for Field Programmable Analog Array
7
作者 Ameen Bin Obadi Alaa El-Din Hussein +6 位作者 Samir Salem Al-Bawri Kabir Hossain Abdullah Abdulhameed Muzammil Jusoh Thennarasan Sabapathy Ahmed Jamal Abdullah Al-Gburi Mahmoud A.Albreem 《Computers, Materials & Continua》 SCIE EI 2023年第3期5885-5900,共16页
This article presents an integrated current mode configurable analog block(CAB)system for field-programmable analog array(FPAA).The proposed architecture is based on the complementary metal-oxide semiconductor(CMOS)tr... This article presents an integrated current mode configurable analog block(CAB)system for field-programmable analog array(FPAA).The proposed architecture is based on the complementary metal-oxide semiconductor(CMOS)transistor level design where MOSFET transistors operating in the saturation region are adopted.The proposed CAB architecture is designed to implement six of thewidely used current mode operations in analog processing systems:addition,subtraction,integration,multiplication,division,and pass operation.The functionality of the proposed CAB is demonstrated through these six operations,where each operation is chosen based on the user’s selection in the CAB interface system.The architecture of the CAB system proposes an optimized way of designing and integrating only three functional cells with the interface circuitry to achieve the six operations.Furthermore,optimized programming and digital tuning circuitry are implemented in the architecture to control and interface with the functional cells.Moreover,these designed programming and tuning circuitries play an essential role in optimizing the performance of the proposed design.Simulation of the proposed CMOS Transistor Based CAB system is carried out using Tanner EDA Tools in 0.35μm standard CMOS technology.The design uses a±1.5 V power supply and results in maximum 3 dB bandwidth of 34.9 MHz and an approximate size of 0.0537 mm2.This demonstrates the advantages of the design over the current state-of-the-art designs presented for comparison in this article.Consequently,the proposed design has a clear aspect of simplicity,low power consumption,and high bandwidth operation,which makes it a suitable candidate for mobile telecommunications applications. 展开更多
关键词 CMOS field programmable analog array configurable analog block current mode circuit
下载PDF
National Social Investment Programmes in Nigeria:A Descriptive Analysis of the Socio-Economic Contributions of N-Power Programme in Benue State
8
作者 Robert Idoko Ogwola Dennis Anyebe Olofu Charles Amobi Aneke 《Management Studies》 2024年第1期9-20,共12页
This study analysed the socio-economic contributions of N-Power programme amongst the beneficiaries of the scheme in Benue State.Prior to the introduction of N-Power programme,successive administrations in Nigeria hav... This study analysed the socio-economic contributions of N-Power programme amongst the beneficiaries of the scheme in Benue State.Prior to the introduction of N-Power programme,successive administrations in Nigeria have made concerted efforts towards improving the standard of living of the citizenry through the execution of various welfare or social intervention programmes,but not much successes were recorded.Learning from the mistakes of the past regimes,and by way of deliberate state policy,the Buhari’s government initiated a multi-pronged social investment policy,one of which is the N-power programme that came onboard in 2016,which also doubles as the subject of this study.To achieve the goal of this study,a combination of desktop research and survey design was employed.Questionnaires were administered to 390 respondents through a combination of stratified and random sampling techniques.The results of the survey were matched with that of the secondary data obtained through online websites and other related sources.The result indicated that N-Power made positive contributions to the socio-economic life of the beneficiaries in Benue State:specifically,the scheme contributed in poverty eradication,employment generation,skills acquisitions and capacity building.However,some aspect of our findings revealed that the programme has a number of challenges such as:inadequate cash support,delay in monthly cash transfer to beneficiaries,distance participants had to move to their work stations,absence of posting in N-Teach scheme,and lack of adequate working tools amongst others.To salvage this problem the paper recommended the following solutions:expansion of the scheme to cover N-Teach and other aspects,increment in the monthly cash transfer to cushion the high rate of inflation,support for the participants/beneficiaries in transportation and logistics,enrolment of more youth into the various schemes,proper monitoring and evaluation of the implementation of the schemes amongst others. 展开更多
关键词 NATIONAL social investment programme N-Power CONTRIBUTIONS socio-economic development
下载PDF
Reconfigurable Ultrasonic Testing System Development Using Programmable Analog Front-End and Reconfigurable System-on-Chip Hardware
9
作者 Pramod Govindan Vidya Vasudevan +1 位作者 Thomas Gonnot Jafar Saniie 《Circuits and Systems》 2015年第7期161-171,共11页
Ultrasonic testing systems have been extensively used in medical imaging and non-destructive testing applications. Generally, these systems aim at a particular application or target material. To make these systems por... Ultrasonic testing systems have been extensively used in medical imaging and non-destructive testing applications. Generally, these systems aim at a particular application or target material. To make these systems portable and more adaptable to the test environments, this study presents a reconfigurable ultrasonic testing system (RUTS), which possesses dynamic reconfiguration capabilities. RUTS consists a fully programmable Analog Front-End (AFE), which facilitates beamforming and signal conditioning for variety of applications. RUTS AFE supports up to 8 transducers for phased-array implementation. Xilinx Zynq System-on-Chip (SoC) based Zedboard provides the back-end processing of RUTS. The powerful ARM embedded processor available within Zynq SoC manages the ultrasonic data acquisition/processing and overall system control, which makes RUTS a unique platform for the ultrasonic researchers to experiment and evaluate a wide range of real-time ultrasonic signal processing applications. This Linux-based system is utilized for ultra-sonic data compression implementation providing a versatile environment for further development of ultrasonic imaging and testing system. Furthermore, this study demonstrates the capabilities of RUTS by performing ultrasonic data acquisition and data compression in real-time. Thus, this reconfigurable system enables ultrasonic designers and researchers to efficiently prototype different experiments and to incorporate and analyze high performance ultrasonic signal and image processing algorithms. 展开更多
关键词 Dynamic RECONFIGURATION system-on-chip ANALOG FRONT-END Ultrasonic Imaging
下载PDF
一款基于新型Field Programmable Gate Array芯片的投影仪梯形校正系统研究与实现 被引量:5
10
作者 曹凤莲 沈庆宏 +1 位作者 盛任农 高敦堂 《南京大学学报(自然科学版)》 CAS CSCD 北大核心 2006年第4期362-367,共6页
投影设备配备的梯形校正普遍存在校正范围小,画面的一些线条和字符边缘会出现毛刺和不平滑现象,矫正效果不理想.如果采用通用的图像处理芯片和复杂的算法,可以解决上述问题,但又会导致成本急剧上升.为了解决上述矛盾,提出一种基于FPGA(F... 投影设备配备的梯形校正普遍存在校正范围小,画面的一些线条和字符边缘会出现毛刺和不平滑现象,矫正效果不理想.如果采用通用的图像处理芯片和复杂的算法,可以解决上述问题,但又会导致成本急剧上升.为了解决上述矛盾,提出一种基于FPGA(Field Programmable Gate Array)芯片的新型梯形校正实现方案,解决了校正范围与锯齿失真的矛盾问题,并为进一步成为芯片级产品铺平了道路.图像处理采用kaiser窗函数和sinc函数相结合的方法进行插值,这样的滤波器改善了旁瓣抑制,具有较好的通带性能.介绍了梯形失真的产生和校正原理,提出了利用FPGA芯片XC3S400作为核心图像处理单元的梯形校正系统的硬件和软件实现,说明了该芯片结构、功能及特性,最后提供了校正的效果图. 展开更多
关键词 图像处理 梯形校正 FIELD programmable GATE ARRAY 锯齿失真
下载PDF
A Programmable 2.4GHz CMOS Multi-Modulus Frequency Divider 被引量:1
11
作者 李志强 陈立强 +1 位作者 张健 张海英 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2008年第2期224-228,共5页
A programmable multi-modulus frequency divider is designed and implemented in a 0. 35μm CMOS process. The multi-modulus frequency divider is a single chip with two dividers in series,which are divided by 4 or 5 presc... A programmable multi-modulus frequency divider is designed and implemented in a 0. 35μm CMOS process. The multi-modulus frequency divider is a single chip with two dividers in series,which are divided by 4 or 5 prescaler and by 128-255 multi-modulus frequency divider. In the circuit design, power and speed trade-offs are analyzed for the prescaler, and power optimization techniques are used according to the input frequency of each divider cell for the 128-255 multimodulus frequency divider. The chip is designed with ESD protected I/O PAD. The dividers chain can work as high as 2.4GHz with a single ended input signal and beyond 2.6GHz with differential input signals. The dual-modulus prescaler consumes 11mA of current while the 128-255 multi-modulus frequency divider consumes 17mA of current with a 3.3V power supply. The core area of the die without PAD is 0.65mm × 0.3mm. This programmable multi-modulus frequency divider can be used for 2.4GHz ISM band PLL-based frequency synthesizers. To our knowledge, this is the first reported multi-modulus frequency divider with this structure in China. 展开更多
关键词 PRESCALER frequency divider programmable multi-modulus frequency synthesizer
下载PDF
0.18μm CMOS programmable frequency divider design for DVB-T
12
作者 胡庆生 仲建锋 何小虎 《Journal of Southeast University(English Edition)》 EI CAS 2008年第2期159-162,共4页
The implementation of a programmable frequency divider, which is one of the components of the phase-locked loop (PLL) frequency synthesizer for digital video broadcastingterrestrial (DVB-T) and other modem communi... The implementation of a programmable frequency divider, which is one of the components of the phase-locked loop (PLL) frequency synthesizer for digital video broadcastingterrestrial (DVB-T) and other modem communication systems, is presented. By cooperating with a dual-modulus prescaler, this divider can realize an integer frequency division from 926 to 1 387. Besides the traditional standard cell design flow, such as logic synthesis, placement and routing, the interactions between front-end and back-end are also considered to optimize the design flow under deep submicron technology. By back-annotating the back-end information to front-end design, a custom wire-load model is created which is more practical compared with the default model. This divider has been fabricated in TSMC 0. 18μm CMOS technology using Artisan standard cell library. The chip area is 675 μm × 475 μm and the power consumption is about 2 mW under a 1.8 V power supply. Measurement results show that it works correctly and can realize a frequency division with high precision. 展开更多
关键词 programmable frequency divider frequency synthesizer standard cell DVB-T
下载PDF
IC Implementation of a Programmable CMOS Voltage Reference 被引量:3
13
作者 张科 郭健民 +1 位作者 孔明 李文宏 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2007年第1期36-41,共6页
A new approach for the design and implementation of a programmable voltage reference based on an improved current mode bandgap voltage reference is presented. The circuit is simulated and fabricated with Chartered 0.... A new approach for the design and implementation of a programmable voltage reference based on an improved current mode bandgap voltage reference is presented. The circuit is simulated and fabricated with Chartered 0. 35μm mixed-signal technology. Measurements demonstrate that the temperature coefficient is ± 36. 3ppm/℃ from 0 to 100℃ when the VID inputs are 11110.As the supply voltage is varied from 2.7 to 5V, the voltage reference varies by about 5mV. The maximum glitch of the transient response is about 20mV at 125kHz. Depending on the state of the five VID inputs,an output voltage between 1.1 and 1.85V is programmed in increments of 25mV. 展开更多
关键词 voltage regulation modules current mode bandgap voltage reference temperature coefficient power supply rejection ratio programmable voltage reference
下载PDF
A signal-summing programmable gain amplifier employing binary-weighted switching and constant-g--_m bias
14
作者 马力 王志功 徐建 《Journal of Southeast University(English Edition)》 EI CAS 2017年第2期134-139,共6页
A novel programmable gain amplifier( PGA) based on a signal-summing topology is proposed. Different from conventional signal-summing variable gain amplifiers( VGA),a binary-weighted switching technique is employed... A novel programmable gain amplifier( PGA) based on a signal-summing topology is proposed. Different from conventional signal-summing variable gain amplifiers( VGA),a binary-weighted switching technique is employed to vary the current-steering transistors' aspect ratio to change their transconductance, and hence, an accurate gain step size of 6dB is achieved. The constant-g_m biasing technique and the matching of the transistors and resistors ensures that the gain of the proposed topology is independent of the variation of process, voltage and temperature( PVT). P-well NMOS( Nmetal oxide semiconductor) transistors are utilized to eliminate the influence of back-gate effect which will induce gain error.The source-degeneration technique ensures good linearity performance at a low gain. The proposed PGA is fabricated in a0.18 μm CMOS( complementary metal oxide semiconductor)process. The measurement results show a variable gain ranging from 0 to24 dB with a step size of 6 dB and a maximum gain error of 0. 3dB. A constant 3dB bandwidth of 210 MHz is achieved at different gain settings. The measured output 3rd intercept point(OIP3) and minimum noise figure( NF) are20. 9 dBm and 11.1 dB, respectively. The whole PGA has a compact layout of 0.068 mm^2. The total power consumption is4. 8 mW under a 1. 8 V supply voltage. 展开更多
关键词 programmable gain amplifier variable gain amplifier signal-summing topology constant-gm
下载PDF
FPGA-Based Efficient Programmable Polyphase FIR Filter 被引量:3
15
作者 陈禾 熊承欢 +1 位作者 仲顺安 王华 《Journal of Beijing Institute of Technology》 EI CAS 2005年第1期4-8,共5页
The modelling, design and implementation of a high-speed programmable polyphase finite impulse response (FIR) filter with field programmable gate array (FPGA) technology are described. This FIR filter can run automati... The modelling, design and implementation of a high-speed programmable polyphase finite impulse response (FIR) filter with field programmable gate array (FPGA) technology are described. This FIR filter can run automatically according to the programmable configuration word including symmetry/asymmetry, odd/even taps, from 32 taps up to 256 taps. The filter with 12 bit signal and 12 bit coefficient word-length has been realized on a Xilinx VirtexⅡ-v1500 device and operates at the maximum sampling frequency of (160 MHz.) 展开更多
关键词 finite impulse response (FIR) filter POLYPHASE field programmable gate array (FPGA)
下载PDF
The design and simulation of a titanium oxide memristor-based programmable analog filter in a simulation program with integrated circuit emphasis 被引量:1
16
作者 田晓波 徐晖 《Chinese Physics B》 SCIE EI CAS CSCD 2013年第8期702-711,共10页
In many communication and signal routing applications, it is desirable to have a programmable analog filter. According to this practical demand, we consider the titanium oxide memristor, which is a kind of nano-scale ... In many communication and signal routing applications, it is desirable to have a programmable analog filter. According to this practical demand, we consider the titanium oxide memristor, which is a kind of nano-scale electron device with low power dissipation and nonvolatile memory. Such characteristics could be suitable for designing the desired filter. However, both the non-analytical relation between the memristance and the charges that pass through it, and the changeable V-I characteristics in physical tests make it difficult to accurately set the memristance to the target value. In this paper, the conductive mechanism of the memristor is analyzed, a method of continuously programming the memristance is proposed and simulated in a simulation program with integrated circuit emphasis, and its feasibility and compatibility, both in simu- lations and physical realizations, are demonstrated. This method is then utilized in a first-order active filter as an example to show its applications in programmable filters. This work also provides a practical tool for utilizing memristors as resistance programmable devices. 展开更多
关键词 MEMRISTOR programmable filter dopant drift SPICE
下载PDF
Design of 0.18 μm CMOS programmable frequency divider based on standard cells
17
作者 何小虎 胡庆生 《Journal of Southeast University(English Edition)》 EI CAS 2007年第1期31-34,共4页
The design of a programmable frequency divider, which is one of the components of the phase-locked loop (PLL) frequency synthesizer for transmitter and receiver in IEEE 802. 11 a standard, is investigated. The main ... The design of a programmable frequency divider, which is one of the components of the phase-locked loop (PLL) frequency synthesizer for transmitter and receiver in IEEE 802. 11 a standard, is investigated. The main steps in very large-scale integration (VLSI) design flow such as logic synthesis, floorplan and placement & routing (P & R) are introduced. By back-annotating the back-end information to the front-end design, the custom wire-load model is created and used for optimizing the design flow under deep submicron technology. The programmable frequency divider is implemented based on Artisan TSMC (Taiwan Semicoductor Manufacturing Co. Ltd. )0. 18μm CMOS (complementary metal-oxide-semiconductor) standard cells and fabricated. The Chip area is 1 360. 5μm^2 and can work in the range of 100 to 200 MHz. The measurement results indicate that the design conforms to the frequency division precision. 展开更多
关键词 programmable frequency divider frequency synthesizer standard cells CMOS
下载PDF
A New Design Method for Variable Digital Filter Based on Field Programmable Gate Array(FPGA) 被引量:2
18
作者 胡文静 仇润鹤 李外云 《Journal of Donghua University(English Edition)》 EI CAS 2012年第2期193-196,共4页
In order to obtain variable characteristics,the digital filter's type,number of taps and coefficients should be changed constantly such that the desired frequency-domain characteristics can be obtained.This paper ... In order to obtain variable characteristics,the digital filter's type,number of taps and coefficients should be changed constantly such that the desired frequency-domain characteristics can be obtained.This paper proposes a method for self-programmable variable digital filter(VDF) design based on field programmable gate array(FPGA).We implement a digital filter system by using custom embedded micro-processor,programmable finite impulse response(P-FIR) macro module,coefficient-loader,clock manager and analog/digital(A/D) or digital/analog(D/A) controller and other modules.The self-programmable VDF can provide the best solution for realization of digital filter algorithms,which are the low-pass,high-pass,band-pass and band-stop filter algorithms with variable frequency domain characteristics.The design examples with minimum 1 to maximum 32 taps FIR filter,based on Modelsim post-routed simulation and onboard running on XUPV5-LX110T,are provided to demonstrate the effectiveness of the proposed method. 展开更多
关键词 variable digital filter(VDF) field programmable gate array(FPGA) embedded micro-processor(EMP)
下载PDF
Programmable Adaptive Security Scanning for Networked Microgrids 被引量:2
19
作者 Zimin Jiang Zefan Tang +1 位作者 Peng Zhang Yanyuan Qin 《Engineering》 SCIE EI 2021年第8期1087-1100,共14页
Communication-dependent and software-based distributed energy resources(DERs)are extensively integrated into modern microgrids,providing extensive benefits such as increased distributed controllability,scalability,and... Communication-dependent and software-based distributed energy resources(DERs)are extensively integrated into modern microgrids,providing extensive benefits such as increased distributed controllability,scalability,and observability.However,malicious cyber-attackers can exploit various potential vulnerabilities.In this study,a programmable adaptive security scanning(PASS)approach is presented to protect DER inverters against various power-bot attacks.Specifically,three different types of attacks,namely controller manipulation,replay,and injection attacks,are considered.This approach employs both software-defined networking technique and a novel coordinated detection method capable of enabling programmable and scalable networked microgrids(NMs)in an ultra-resilient,time-saving,and autonomous manner.The coordinated detection method efficiently identifies the location and type of power-bot attacks without disrupting normal NM operations.Extensive simulation results validate the efficacy and practicality of the PASS for securing NMs. 展开更多
关键词 Networked microgrids programmable adaptive security scanning Coordinated detection Software defined networking
下载PDF
Joint Modulations of Electromagnetic Waves and Digital Signals on a Single Metasurface Platform to Reach Programmable Wireless Communications 被引量:2
20
作者 Xiang Wan Chaokun Xiao +10 位作者 He Huang Qiang Xiao Wei Xu Yueheng Li Joerg Eisenbeis Jiawei Wang Ziai Huang Qiang Cheng Shi Jin Thomas Zwick Tiejun Cui 《Engineering》 SCIE EI 2022年第1期86-95,共10页
In current wireless communication and electronic systems,digital signals and electromagnetic(EM)radiation are processed by different modules.Here,we propose a mechanism to fuse the modulation of digital signals and th... In current wireless communication and electronic systems,digital signals and electromagnetic(EM)radiation are processed by different modules.Here,we propose a mechanism to fuse the modulation of digital signals and the manipulation of EM radiation on a single programmable metasurface(PM).The PM consists of massive subwavelength-scale digital coding elements.A set of digital states of all elements forms simultaneous digital information roles for modulation and the wave-control sequence code of the PM.By designing digital coding sequences in the spatial and temporal domains,the digital information and farfield patterns of the PM can be programmed simultaneously and instantly in desired ways.For the experimental demonstration of the mechanism,we present a programmable wireless communication system.The same system can realize transmissions of digital information in single-channel modes with beamsteerable capability and multichannel modes with multiple independent information.The measured results show the excellent performance of the programmable system.This work provides excellent prospects for applications in fifth-or sixth-generation wireless communications and modern intelligent platforms for unmanned aircrafts and vehicles. 展开更多
关键词 Joint radar and communication programmable metasurface Massive multiple-in and multiple-out
下载PDF
上一页 1 2 250 下一页 到第
使用帮助 返回顶部