期刊文献+
共找到1,281篇文章
< 1 2 65 >
每页显示 20 50 100
A new analytical model of high voltage silicon on insulator(SOI) thin film devices 被引量:5
1
作者 胡盛东 张波 李肇基 《Chinese Physics B》 SCIE EI CAS CSCD 2009年第1期315-319,共5页
A new analytical model of high voltage silicon on insulator (SOI) thin film devices is proposed, and a formula of silicon critical electric field is derived as a function of silicon film thickness by solving a 2D Po... A new analytical model of high voltage silicon on insulator (SOI) thin film devices is proposed, and a formula of silicon critical electric field is derived as a function of silicon film thickness by solving a 2D Poisson equation from an effective ionization rate, with a threshold energy taken into account for electron multiplying. Unlike a conventional silicon critical electric field that is constant and independent of silicon film thickness, the proposed silicon critical electric field increases sharply with silicon fihn thickness decreasing especially in the case of thin films, and can come to 141V/μm at a film thickness of 0.1 μm which is much larger than the normal value of about 30 V/μm. From the proposed formula of silicon critical electric field, the expressions of dielectric layer electric field and vertical breakdown voltage (VB,V) are obtained. Based on the model, an ultra thin film can be used to enhance dielectric layer electric field and so increase vertical breakdown voltage for SOI devices because of its high silicon critical electric field, and with a dielectric layer thickness of 2 μm the vertical breakdown voltages reach 852 and 300V for the silicon film thicknesses of 0.1 and 5μm, respectively. In addition, a relation between dielectric layer thickness and silicon film thickness is obtained, indicating a minimum vertical breakdown voltage that should be avoided when an SOI device is designed. 2D simulated results and some experimental results are in good agreement with analytical results. 展开更多
关键词 silicon critical electric field breakdown voltage thin silicon layer soi high voltage device
下载PDF
THE GROWTH OF MONOCRYSTALLINE SILICON THIN FILM ON INSULATOR (SOI) BY SCANNING ELECTRON BEAM
2
作者 Lin Shichang Zhang Yansheng(institute of E/ectronics, Academia Sinica, Beijing 100080) Zhang Guobing Wang Yangyuan(Peking University, Beijing 100871) 《Journal of Electronics(China)》 1996年第2期170-177,共8页
An experiment for preparation of SOI films by using the scanning electron beam to modify the polycrystalline silicon on SiO2 is presented. This method takes on the epitaxial lateral growth of liquid phase with the cry... An experiment for preparation of SOI films by using the scanning electron beam to modify the polycrystalline silicon on SiO2 is presented. This method takes on the epitaxial lateral growth of liquid phase with the crystallon to form monocrystalline silicon films. The effects of the beam power density, scanning velocity, temperature of the substrates and the construction of samples on the quality of the monocrystalline silicon films were discussed. A good experimental result has been obtained, the monocrystalline silicon zone is nearly 200×25μm2. 展开更多
关键词 Monocrystalline silicon film soi technology Material MODIFICATION SCANNING ELECTRON BEAM
下载PDF
Design and Fabrication of Ultracompact 3-dB MMI Coupler in Silicon-on-Insulator 被引量:1
3
作者 严清峰 余金中 刘忠立 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2003年第2期133-136,共4页
An ultracompact 3 dB coupler is designed and fabricated in silicon on insulator,based on 1×2 line tapered multimode interference (MMI) coupler.Comparing with the conventional straight MMI coupler,the device is... An ultracompact 3 dB coupler is designed and fabricated in silicon on insulator,based on 1×2 line tapered multimode interference (MMI) coupler.Comparing with the conventional straight MMI coupler,the device is ~40% shorter in length.The device exhibits uniformity of 1 3dB and excess loss of 2 5dB. 展开更多
关键词 multimode interference coupler line tapered waveguide silicon on insulator
下载PDF
SOI高压LDMOS器件氧化层抗总电离剂量辐射效应研究
4
作者 王永维 黄柯月 +4 位作者 王芳 温恒娟 陈浪涛 周锌 赵永瑞 《半导体技术》 CAS 北大核心 2024年第8期758-766,共9页
绝缘体上硅(SOI)高压横向扩散金属氧化物半导体(LDMOS)器件是高压集成电路的核心器件,对其进行了总电离剂量(TID)辐射效应研究。利用仿真软件研究了器件栅氧化层、场氧化层和埋氧化层辐射陷阱电荷对电场和载流子分布的调制作用,栅氧化... 绝缘体上硅(SOI)高压横向扩散金属氧化物半导体(LDMOS)器件是高压集成电路的核心器件,对其进行了总电离剂量(TID)辐射效应研究。利用仿真软件研究了器件栅氧化层、场氧化层和埋氧化层辐射陷阱电荷对电场和载流子分布的调制作用,栅氧化层辐射陷阱电荷主要作用于器件沟道区,而场氧化层和埋氧化层辐射陷阱电荷则主要作用于器件漂移区;辐射陷阱电荷在器件内部感生出的镜像电荷改变了器件原有的电场和载流子分布,从而导致器件阈值电压、击穿电压和导通电阻等参数的退化。对80 V SOI高压LDMOS器件进行了总电离剂量辐射实验,结果表明在ON态和OFF态下随着辐射剂量的增加器件性能逐步衰退,当累积辐射剂量为200 krad(Si)时,器件的击穿电压大于80 V,阈值电压漂移为0.3 V,器件抗总电离剂量辐射能力大于200 krad(Si)。 展开更多
关键词 辐射电荷 总电离剂量(TID)辐射效应 绝缘体上硅(soi) 横向扩散金属氧化物半导体(LDMOS) 击穿电压 导通电流
下载PDF
Estimation of pulsed laser-induced single event transient in a partially depleted silicon-on-insulator 0.18-μm MOSFET 被引量:6
5
作者 毕津顺 曾传滨 +3 位作者 高林春 刘刚 罗家俊 韩郑生 《Chinese Physics B》 SCIE EI CAS CSCD 2014年第8期631-635,共5页
In this paper, we investigate the single event transient (SET) occurring in partially depleted silicon-on-insulator (PDSOI) metal-oxide-semiconductor (MOS) devices irradiated by pulsed laser beams. Transient sig... In this paper, we investigate the single event transient (SET) occurring in partially depleted silicon-on-insulator (PDSOI) metal-oxide-semiconductor (MOS) devices irradiated by pulsed laser beams. Transient signal characteristics of a 0.18-p.m single MOS device, such as SET pulse width, pulse maximum, and collected charge, are measured and an- alyzed at wafer level. We analyze in detail the influences of supply voltage and pulse energy on the SET characteristics of the device under test (DUT). The dependences of SET characteristics on drain-induced barrier lowering (DIBL) and the parasitic bipolar junction transistor (PBJT) are also discussed. These results provide a guide for radiation-hardened deep sub-micrometer PDSOI technology for space electronics applications. 展开更多
关键词 laser test single event transient charge collection partially depleted silicon on insulator
下载PDF
热老化对不同封装形式SOI基压阻式芯片的影响
6
作者 李培仪 刘东 +3 位作者 雷程 梁庭 党伟刚 罗后明 《微纳电子技术》 CAS 2024年第10期170-176,共7页
采用热老化的手段提高封装后芯片的输出稳定性及使用寿命,并对热老化温度与老化时间的匹配问题进行了研究。首先介绍了压阻传感器的老化机理,然后在不同温度下对同批次不同封装形式绝缘体上硅(SOI)基压阻芯片进行老化,并对芯片老化前后... 采用热老化的手段提高封装后芯片的输出稳定性及使用寿命,并对热老化温度与老化时间的匹配问题进行了研究。首先介绍了压阻传感器的老化机理,然后在不同温度下对同批次不同封装形式绝缘体上硅(SOI)基压阻芯片进行老化,并对芯片老化前后数据进行对比。结果表明,300℃加电老化情况下,芯片稳定输出的时间为12h,且老化后芯片的各项指标均有改善。在温度允许范围内,适当的老化温度可以使芯片达到稳定输出状态,提升工作效率的同时为优化SOI基压阻芯片的老化时间提供了参考。 展开更多
关键词 传感器 绝缘体上硅(soi)基压阻芯片 正装芯片 倒装芯片 老化
下载PDF
Effects of source-drain underlaps on the performance of silicon nanowire on insulator transistors 被引量:2
7
作者 Sishir Bhowmick Khairul Alam 《Nano-Micro Letters》 SCIE EI CAS 2010年第2期83-88,共6页
The effects of source-drain underlaps on the performance of a top gate silicon nanowire on insulator transistor are studied using a three dimensional(3D) self-consistent Poisson-Schrodinger quantum simulation. Voltage... The effects of source-drain underlaps on the performance of a top gate silicon nanowire on insulator transistor are studied using a three dimensional(3D) self-consistent Poisson-Schrodinger quantum simulation. Voltage-controlled tunnel barrier is the device transport physics. The off current, the on/off current ratio, and the inverse subthreshold slope are improved while the on current is degraded with underlap. The physics behind this behavior is the modulation of a tunnel barrier with underlap. The underlap primarily affects the tunneling component of drain current. About 50% contribution to the gate capacitance comes from the fringing electric fields emanating from the gate metal to the source and drain. The gate capacitance reduces with underlap, which should reduce the intrinsic switching delay and increase the intrinsic cut-off frequency. However, both the on current and the transconductance reduce with underlap, and the consequence is the increase of delay and the reduction of cut-off frequency. 展开更多
关键词 silicon nanowire insulator transistors Source-drain
下载PDF
Analytical base collector depletion capacitance in vertical SiGe heterojunction bipolar transistors fabricated on CMOS-compatible silicon on insulator 被引量:1
8
作者 徐小波 张鹤鸣 +2 位作者 胡辉勇 马建立 许立军 《Chinese Physics B》 SCIE EI CAS CSCD 2011年第1期672-676,共5页
The base-collector depletion capacitance for vertical SiGe npn heterojunction bipolar transistors (HBTs) on silicon on insulator (SOI) is split into vertical and lateral parts. This paper proposes a novel analytic... The base-collector depletion capacitance for vertical SiGe npn heterojunction bipolar transistors (HBTs) on silicon on insulator (SOI) is split into vertical and lateral parts. This paper proposes a novel analytical depletion capacitance model of this structure for the first time. A large discrepancy is predicted when the present model is compared with the conventional depletion model, and it is shown that the capacitance decreases with the increase of the reverse collector- base bias-and shows a kink as the reverse collector-base bias reaches the effective vertical punch-through voltage while the voltage differs with the collector doping concentrations, which is consistent with measurement results. The model can be employed for a fast evaluation of the depletion capacitance of an SOI SiGe HBT and has useful applications on the design and simulation of high performance SiGe circuits and devices. 展开更多
关键词 depletion capacitance heterojunction bipolar transistors thin film silicon on insulator SIGE
下载PDF
基于45 nm CMOS SOI工艺的毫米波双频段低相噪压控振荡器设计
9
作者 陈喆 王品清 +2 位作者 周培根 陈继新 洪伟 《电子学报》 EI CAS CSCD 北大核心 2024年第7期2161-2169,共9页
本文基于45 nm互补金属氧化物半导体绝缘体上硅工艺(Complementary Metal Oxide Semiconductor Silicon On Insulator,CMOS SOI)设计了一款支持5G毫米波24.25~27.5 GHz和37~43.5 GHz双频段的低相位噪声压控振荡器(Voltage Controlled Os... 本文基于45 nm互补金属氧化物半导体绝缘体上硅工艺(Complementary Metal Oxide Semiconductor Silicon On Insulator,CMOS SOI)设计了一款支持5G毫米波24.25~27.5 GHz和37~43.5 GHz双频段的低相位噪声压控振荡器(Voltage Controlled Oscillator,VCO).基于CMOS SOI工艺良好的晶体管开关特性,结合开关电容阵列及开关电感方案,提高宽带调谐电容、电感Q值,扩展VCO工作频段,降低相位噪声.同时,输出匹配网络也采用开关电容切换方式,实现了5G毫米波双频段良好阻抗匹配及稳定功率输出.流片测试结果表明该VCO可以完整覆盖5G毫米波双频段24.25~27.5 GHz和37~43.5 GHz,低频段输出功率-4.8~0 dBm,高频段输出功率-6.4~-2.3 dBm.在24.482 GHz载频,1 MHz频偏处的相位噪声为-105.1 dBc/Hz;在43.308 GHz载频,1 MHz频偏处的相位噪声为-95.3 dBc/Hz.VCO核心直流功耗15.3~18.5 mW,电路核心面积为0.198 mm^(2).低频段(高频段)的FoM(Figure of Merit)及FoMT优值分别达到-181.3 dBc/Hz(-175.4 dBc/Hz)、-194.3 dBc/Hz(-188.3 dBc/Hz). 展开更多
关键词 互补金属氧化物半导体绝缘体上硅工艺 压控振荡器 5G毫米波 双频段
下载PDF
Study on the defect-related emissions in the light self-ion-implanted Si films by a silicon-on-insulator structure 被引量:3
10
作者 王茺 杨宇 +2 位作者 杨瑞东 李亮 熊飞 《Chinese Physics B》 SCIE EI CAS CSCD 2011年第2期395-401,共7页
This paper reports that the Si+ self-ion-implantation are conducted on the silicon-on-insulator wafers with the 2SSi+ doses of 7 ×1012, 1 × 1013, 4 × 1013, and 3× 1014 cm-2, respectively. After t... This paper reports that the Si+ self-ion-implantation are conducted on the silicon-on-insulator wafers with the 2SSi+ doses of 7 ×1012, 1 × 1013, 4 × 1013, and 3× 1014 cm-2, respectively. After the suitable annealing, these samples are characterized by using the photoluminescence technique at different recorded temperatures. Plentiful emission peaks are observed in these implanted silicon-on-insulator samples, including the unwonted intense P~ band which exhibits a great potential in the optoelectronic application. These results indicate that severe transformation of the interstitial clusters can be manipulated by the implanting dose at suitable annealing temperatures. The high critical temperatures for the photoluminescence intensity growth of the two signatures are well discussed based on the thermal ionization model of free exciton. 展开更多
关键词 self-ion-implantation PHOTOLUMINESCENCE interstitial cluster silicon-ON-insulator
下载PDF
Analysis of single-event transient sensitivity in fully depleted silicon-on-insulator MOSFETs 被引量:3
11
作者 Jing-Yan Xu Shu-Ming Chen +2 位作者 Rui-Qiang Song Zhen-Yu Wu Jian-Jun Chen 《Nuclear Science and Techniques》 SCIE CAS CSCD 2018年第4期108-113,共6页
Based on 3 D-TCAD simulations, single-event transient(SET) effects and charge collection mechanisms in fully depleted silicon-on-insulator(FDSOI) transistors are investigated. This work presents a comparison between28... Based on 3 D-TCAD simulations, single-event transient(SET) effects and charge collection mechanisms in fully depleted silicon-on-insulator(FDSOI) transistors are investigated. This work presents a comparison between28-nm technology and 0.2-lm technology to analyze the impact of strike location on SET sensitivity in FDSOI devices. Simulation results show that the most SET-sensitive region in FDSOI transistors is the drain region near the gate. An in-depth analysis shows that the bipolar amplification effect in FDSOI devices is dependent on the strike locations. In addition, when the drain contact is moved toward the drain direction, the most sensitive region drifts toward the drain and collects more charge. This provides theoretical guidance for SET hardening. 展开更多
关键词 Single-event transient Charge COLLECTION BIPOLAR AMPLIFICATION Fully depleted silicon-ON-insulator
下载PDF
Modeling of a triple reduced surface field silicon-on-insulator lateral double-diffused metal–oxide–semiconductor field-effect transistor with low on-state resistance 被引量:1
12
作者 王裕如 刘祎鹤 +4 位作者 林兆江 方冬 李成州 乔明 张波 《Chinese Physics B》 SCIE EI CAS CSCD 2016年第2期430-435,共6页
An analytical model for a novel triple reduced surface field(RESURF) silicon-on-insulator(SOI) lateral doublediffused metal–oxide–semiconductor(LDMOS) field effect transistor with n-type top(N-top) layer, wh... An analytical model for a novel triple reduced surface field(RESURF) silicon-on-insulator(SOI) lateral doublediffused metal–oxide–semiconductor(LDMOS) field effect transistor with n-type top(N-top) layer, which can obtain a low on-state resistance, is proposed in this paper. The analytical model for surface potential and electric field distributions of the novel triple RESURF SOI LDMOS is presented by solving the two-dimensional(2D) Poisson's equation, which can also be applied to single, double and conventional triple RESURF SOI structures. The breakdown voltage(BV) is formulized to quantify the breakdown characteristic. Besides, the optimal integrated charge of N-top layer(Q_(ntop)) is derived, which can give guidance for doping the N-top layer. All the analytical results are well verified by numerical simulation results,showing the validity of the presented model. Hence, the proposed model can be a good tool for the device designers to provide accurate first-order design schemes and physical insights into the high voltage triple RESURF SOI device with N-top layer. 展开更多
关键词 analytical model triple reduced surface field (RESURF) silicon-on-insulator (soi n-type top (N-top) layer
下载PDF
Mechanism of floating body effect mitigation via cutting off source injection in a fully-depleted silicon-on-insulator technology 被引量:2
13
作者 黄鹏程 陈书明 陈建军 《Chinese Physics B》 SCIE EI CAS CSCD 2016年第3期283-289,共7页
In this paper, the effect of floating body effect (FBE) on a single event transient generation mechanism in fully depleted (FD) silicon-on-insulator (SOI) technology is investigated using three-dimensional techn... In this paper, the effect of floating body effect (FBE) on a single event transient generation mechanism in fully depleted (FD) silicon-on-insulator (SOI) technology is investigated using three-dimensional technology computer-aided design (3D- TCAD) numerical simulation. The results indicate that the main SET generation mechanism is not carder drift/diffusion but floating body effect (FBE) whether for positive or negative channel metal oxide semiconductor (PMOS or NMOS). Two stacking layout designs mitigating FBE are investigated as well, and the results indicate that the in-line stacking (IS) layout can mitigate FBE completely and is area penalty saving compared with the conventional stacking layout. 展开更多
关键词 floating body effect in-line stacking silicon-ON-insulator source injection
下载PDF
Total dose radiation response of modified commercial silicon-on-insulator materials with nitrogen implanted buried oxide 被引量:2
14
作者 郑中山 刘忠立 +1 位作者 于芳 李宁 《Chinese Physics B》 SCIE EI CAS CSCD 2012年第11期361-366,共6页
Nitrogen ions of various doses are implanted into the buried oxide (BOX) of commercial silicon-on-insulator (SOI) materials, and subsequent annealings are carried out at various temperatures. The total dose radiat... Nitrogen ions of various doses are implanted into the buried oxide (BOX) of commercial silicon-on-insulator (SOI) materials, and subsequent annealings are carried out at various temperatures. The total dose radiation responses of the nitrogen-implanted SOI wafers are characterized by the high frequency capacitance-voltage (C-V) technique after irradi- ation using a Co-60 source. It is found that there exist relatively complex relationships between the radiation hardness of the nitrogen implanted BOX and the nitrogen implantation dose at different irradiation doses. The experimental results also suggest that a lower dose nitrogen implantation and a higher post-implantation annealing temperature are suitable for improving the radiation hardness of SOI wafer. Based on the measured C V data, secondary ion mass spectrometry (SIMS), and Fourier transform infrared (FTIR) spectroscopy, the total dose responses of the nitrogen-implanted SOI wafers are discussed. 展开更多
关键词 silicon-ON-insulator total dose radiation hardness nitrogen implantation
下载PDF
The study on two-dimensional analytical model for gate stack fully depleted strained Si on silicon-germanium-on-insulator MOSFETs 被引量:3
15
作者 李劲 刘红侠 +2 位作者 李斌 曹磊 袁博 《Chinese Physics B》 SCIE EI CAS CSCD 2010年第10期485-491,共7页
Based on the exact resultant solution of two-dimensional Poisson's equation in strained Si and Si1-xCex layer, a simple and accurate two-dimensional.analytical model including surface channel potential, surface chann... Based on the exact resultant solution of two-dimensional Poisson's equation in strained Si and Si1-xCex layer, a simple and accurate two-dimensional.analytical model including surface channel potential, surface channel electric field, threshold voltage and subthreshold swing for fully depleted gate stack strained Si on silicon-germanium-on-insulator (SGOI) MOSFETs has been developed. The results show that this novel structure can suppress the short channel effects (SCE), the drain-induced barrier-lowering (DIBL) and improve the subthreshold performance in nanoelectronics application. The model is verified by numerical simulation. The model provides the basic designing guidance of gate stack strained Si on SGOI MOSFETs. 展开更多
关键词 silicon-germanium-on-insulator MOSFETs strained Si short channel effects the draininduced barrier-lowering
下载PDF
An analytical model for coplanar waveguide on silicon-on-insulator substrate with conformal mapping technique 被引量:1
16
作者 何大伟 程新红 +3 位作者 王中健 徐大伟 宋朝瑞 俞跃辉 《Chinese Physics B》 SCIE EI CAS CSCD 2011年第1期98-104,共7页
In this paper, the authors present an analytical model for coplanar waveguide on silicon-on-insulator substrate. The four-element topological network and the conformal mapping technique are used to analyse the capacit... In this paper, the authors present an analytical model for coplanar waveguide on silicon-on-insulator substrate. The four-element topological network and the conformal mapping technique are used to analyse the capacitance and the conductance of the sandwich substrate. The validity of the model is verified by the full-wave method and the experimental data. It is found that the inductance, the resistance, the capacitance and the conductance from the analytical model show they are in good agreement with the corresponding values extracted from experimental Sparameter until 10 GHz. 展开更多
关键词 coplanar waveguide silicon-ON-insulator conformal mapping
下载PDF
SDB-SOI制备过程中工艺控制
17
作者 刘洋 《电子工业专用设备》 2024年第3期20-23,共4页
SOI(Silicom-On-Insulator)晶圆是绝缘氧化物上有一层薄硅膜的硅晶圆。在SDB-SOI晶圆制备过程中,需要在进行晶圆键合、磨削、抛光等工序过程中,通过对键合空腔、顶硅厚度、顶硅TTV、顶硅形状、顶硅表面等参数的控制,可以降低后续工序加... SOI(Silicom-On-Insulator)晶圆是绝缘氧化物上有一层薄硅膜的硅晶圆。在SDB-SOI晶圆制备过程中,需要在进行晶圆键合、磨削、抛光等工序过程中,通过对键合空腔、顶硅厚度、顶硅TTV、顶硅形状、顶硅表面等参数的控制,可以降低后续工序加工难度,最终制备出高质量的产品。 展开更多
关键词 硅晶圆 绝缘衬底上硅(soi) 键合 磨削
下载PDF
Influence of nitrogen implantation into the buried oxide on the radiation hardness of silicon-on-insulator wafers 被引量:1
18
作者 唐海马 郑中山 +3 位作者 张恩霞 于芳 李宁 王宁娟 《Chinese Physics B》 SCIE EI CAS CSCD 2010年第10期380-385,共6页
In order to improve the total-dose radiation hardness of the buried oxide of separation by implanted oxygen silicon- on-insulator wafers, nitrogen ions were implanted into the buried oxide with a dose of 1016 cm-2, an... In order to improve the total-dose radiation hardness of the buried oxide of separation by implanted oxygen silicon- on-insulator wafers, nitrogen ions were implanted into the buried oxide with a dose of 1016 cm-2, and subsequent annealing was performed at 1100 ℃. The effect of annealing time on the radiation hardness of the nitrogen implanted wafers has been studied by the high frequency capacitance-voltage technique. The results suggest that the improvement of the radiation hardness of the wafers can be achieved through a shorter time annealing after nitrogen implantation. The nitrogen-implanted sample with the shortest annealing time 0.5 h shows the highest tolerance to total-dose radiation. In particular, for the 1.0 and 1.5 h annealing samples, both total dose responses were unusual. After 300-krad(Si) irradiation, both the shifts of capacitance-voltage curve reached a maximum, respectively, and then decreased with increasing total dose. In addition, the wafers were analysed by the Fourier transform infrared spectroscopy technique, and some useful results have been obtained. 展开更多
关键词 silicon-on-insulator wafers radiation hardness nitrogen implantation
下载PDF
Early effect modeling of silicon-on-insulator SiGe heterojunction bipolar transistors 被引量:1
19
作者 徐小波 张鹤鸣 +1 位作者 胡辉勇 马建立 《Chinese Physics B》 SCIE EI CAS CSCD 2011年第5期444-449,共6页
Silicon germanium (SiGe) heterojunction bipolar transistor (HBT) on thin silicon-on-insulator (SOI) has recently been demonstrated and integrated into the latest SOI BiCMOS technology. The Early effect of the SO... Silicon germanium (SiGe) heterojunction bipolar transistor (HBT) on thin silicon-on-insulator (SOI) has recently been demonstrated and integrated into the latest SOI BiCMOS technology. The Early effect of the SOI SiGe HBT is analysed considering vertical and horizontal collector depletion, which is different from that of a bulk counterpart. A new compact formula of the Early voltage is presented and validated by an ISE TCAD simulation. The Early voltage shows a kink with the increase of the reverse base-collector bias. Large differences are observed between SOI devices and their bulk counterparts. The presented Early effect model can be employed for a fast evaluation of the Early voltage and is useful to the design, the simulation and the fabrication of high performance SOI SiCe devices and circuits. 展开更多
关键词 heterojunction bipolar transistor (HBT) SIGE silicon-ON-insulator Early effect
下载PDF
Design and Fabrication of MEMS Gyroscopes on the Silicon-on-insulator Substrate with Decoupled Oscillation Modes 被引量:1
20
作者 XIE Jianbing YUAN Weizheng CHANG Honglong 《Chinese Journal of Mechanical Engineering》 SCIE EI CAS CSCD 2010年第1期16-20,共5页
The mode coupling is a major factor to affect the precision of the micro electromechanical systems(MEMS) gyroscope. Currently, many MEMS gyroscopes with separate oscillation modes for drive and detection have been d... The mode coupling is a major factor to affect the precision of the micro electromechanical systems(MEMS) gyroscope. Currently, many MEMS gyroscopes with separate oscillation modes for drive and detection have been developed to decrease the mode coupling, but the gyroscope accuracy can not satisfy the high-precision demand well. Therefore, high performance decoupled MEMS gyroscopes is still a hot topic at present. An innovative design scheme for a MEMS gyroscope is designed, and in this design, the inertial mass is divided into three parts including the inner mass, the outer mass and the main frame mass. The masses are supported and separated by a set of mutually orthogonal beams to decouple their movements. Moreover, the design is modelled by multi-port-element network(MuPEN) method and the simulation results show that the mode coupling of the gyroscope between driving and sensing mode was eliminated effectively. Furthermore, we proposed a new silicon-on-insulator(SOI) process to fabricate the gyroscope. The scale factor of the fabricated gyroscope is 8.9 mV/((~)os) and the quality factor(Q-factor) is as high as 600 at atmosphere pressure, and then, the resonant frequency, scale factor and bias drift has been test. Process and test results show that the proposed MEMS gyroscope are effective for decrease mode coupling, furthermore, it can achieve a high performance at atmosphere pressure. Furthermore, the MEMS gyroscope can achieve a high performance at atmosphere pressure. The research can be taken as good advice for the design and fabrication of MEMS gyroscope, meanwhile, it also provides technical support for speeding up of MEMS gyroscope industrialization. 展开更多
关键词 micro electromechanical systems(MEMS) GYROSCOPE silicon-ON-insulator decoupled oscillation modes
下载PDF
上一页 1 2 65 下一页 到第
使用帮助 返回顶部