期刊文献+
共找到38篇文章
< 1 2 >
每页显示 20 50 100
An Improved Power Efficient Clock Pulsed D Flip-flop Using Transmission Gate
1
作者 B.Syamala M.Thamarai 《Journal of Electronic & Information Systems》 2023年第1期26-35,共10页
Recent digital applications will require highly efficient and high-speed gadgets and it is related to the minimum delay and power consumption.The proposed work deals with a low-power clock pulsed data flip-flop(D flip... Recent digital applications will require highly efficient and high-speed gadgets and it is related to the minimum delay and power consumption.The proposed work deals with a low-power clock pulsed data flip-flop(D flip-flop)using a transmission gate.To accomplish a power-efficient pulsed D flip-flop,clock gating is proposed.The gated clock reduces the unnecessary switching of the transistors in the circuit and thus reduces the dynamic power consumption.The clock gating approach is employed by using an AND gate to disrupt the clock input to the circuit as per the control signal called Enable.Due to this process,the clock gets turned off to reduce power consumption when there is no change in the output.The proposed transmission gate-based pulsed D flip-flop’s performance with clock gating and without clock gating circuit is analyzed.The proposed pulsed D flip-flop power consumption is 1.586μw less than the without clock gated flip-flop.Also,the authors have designed a 3-bit serial-in and parallel-out shift register using the proposed D flip-flop and analyzed the performance.Tanner Electronic Design Automation tool is used to simulate all the circuits with 45 nm technology. 展开更多
关键词 Pulsed D flip-flop Clock gating Low power Shift register Transmission gate
下载PDF
多种模式降水预报的稳定性特征研究
2
作者 曲巧娜 吴炜 《气象》 CSCD 北大核心 2024年第4期420-433,共14页
预报的稳定性是指对同一时段在不同时间发布的多时效预报结论的一致性,是模式预报质量的一个重要方面,较大的不稳定性会给使用者造成困扰。为深入了解业务常用模式的稳定性,使用相对标准偏差指标计算不同时效预报的降水量波动大小,并改... 预报的稳定性是指对同一时段在不同时间发布的多时效预报结论的一致性,是模式预报质量的一个重要方面,较大的不稳定性会给使用者造成困扰。为深入了解业务常用模式的稳定性,使用相对标准偏差指标计算不同时效预报的降水量波动大小,并改进了Flip-Flop指数(改进后简称FF_(norm)),计算多时效降水量预报变化趋势的翻转程度,衡量预报变化趋势的稳定性,对2种全球模式(ECMWF、NCEP-GFS)、3种区域模式(CMA-MESO、CMA-SH9、HHUPS-ST),在中国6个气候分区中降水预报的稳定性进行对比分析,分为实况有降水和暴雨及以上降水2种情况进行了讨论。结果表明:实况有降水时,相对区域模式来说,全球模式的多时效降水预报的相对标准偏差较小,即模式降水量预报的波动较小;各模式对西南区的西部、东北区的东部以及华南区的南部预报的波动性相对较小,西北区的西部波动性较大。就多时效降水量预报变化趋势而言,2种情况下均为CMA-MESO、NCEP-GFS和ECMWF的稳定性较好,其FF_(norm)指数小于HHUPS-ST和CMA-SH9模式,其中CMA-MESO对西南区、华南部分地区降水量预报变化趋势的稳定性较为突出;CMA-SH9的指数最大,多时效降水量预报变化趋势稳定性较差;各模式对长江中下游地区的FF norm指数相对较大,多时效预报趋势的稳定性较差。有降水时,CMA-MESO随时效临近的降水量预报变化趋势稳定(单调递增、单调递减或不变)的频次最多,其次是NCEP-GFS,2种降水情况下,该2种模式的降水量预报均为随时效临近单调递增次数大于递减次数,且CMA-MESO单调递增特征尤其显著。以上特征能够为模式调试和预报决策提供参考。 展开更多
关键词 多时效降水量预报 相对标准偏差 改进的flip-flop指数 稳定性
下载PDF
Structure and design method for pulse-triggered flip-flops at switch level 被引量:2
3
作者 戴燕云 沈继忠 《Journal of Central South University》 SCIE EI CAS 2010年第6期1279-1284,共6页
A kind of structure and a design method using transmission voltage-switch theory for pulse-triggered flip-flops were proposed,which are suitable for all kinds of pulse-triggered flip-flops and no extra techniques are ... A kind of structure and a design method using transmission voltage-switch theory for pulse-triggered flip-flops were proposed,which are suitable for all kinds of pulse-triggered flip-flops and no extra techniques are needed to eliminate the switching activities of internal nodes.Based on the proposed structure and design technique,two pulsed flip-flops were implemented and simulated.The proposed pulsed flip-flops have simple circuit structures.HSPICE simulation shows that the proposed pulsed D flip-flop outperforms the conventional pulsed D flip-flop by 17.2% in delay and 30.1% in power-delay-product(PDP) and the proposed pulsed JK flip-flop has low power and small PDP compared with pulsed D pulsed flip-flops,confirming that the proposed structure and design technique are simple and practical. 展开更多
关键词 flip-flop pulse-triggered transmission voltage-switch theory low power
下载PDF
DESIGN OF nMOS QUATERNARY FLIP-FLOPS AND THEIR APPLICATIONS 被引量:3
4
作者 Xia Yinshui Wu Xunwei(Phys. Dept., Teacher’s College, Ningbo University, Ningbo 315211) (E. E. Dept., Hangzhou University, Hangzhou 310028) 《Journal of Electronics(China)》 1998年第4期347-356,共10页
By using the theory of clipping voltage-switches, two kinds of master/slave nMOS quaternary flip-flops are designed. These flip-flops have the capability of two-input presetting and double-rail complementary outputs. ... By using the theory of clipping voltage-switches, two kinds of master/slave nMOS quaternary flip-flops are designed. These flip-flops have the capability of two-input presetting and double-rail complementary outputs. It is shown that these flip-flops are effectively suitable to design nMOS quaternary sequential circuits by designing two examples of hexadecimal up-counter and decimal up-counter. 展开更多
关键词 Theory of CLIPPING voltage-switches NMOS QUATERNARY LOGIC flip-flops SEQUENTIAL circuit
下载PDF
A FAULT DETECTION SENSOR FOR CIRCUIT AGING USING DOUBLE-EDGE-TRIGGERED FLIP-FLOP 被引量:1
5
作者 Yan Luming Liang Huaguo +1 位作者 Huang Zhengfeng Liu Yanbin 《Journal of Electronics(China)》 2013年第1期97-103,共7页
In nanoscale technology, transistor aging is one of the most critical problems that impact on the reliability of circuits. Aging sensor is a good online way to detect the circuit aging, which performs during the opera... In nanoscale technology, transistor aging is one of the most critical problems that impact on the reliability of circuits. Aging sensor is a good online way to detect the circuit aging, which performs during the operating time with no influence of the normal operation of circuits. In this paper, a Dou- ble-edge-triggered Detection Sensor for circuit Aging (DSDA) is proposed, which employs data signal of logic circuits as its clock to control the sampling process. The simulation is done by Hspice using 45 nm technology. The results show that this technique is not case of the detection precision is more than 80% under aging fault effectively with the 8% power cost and 30% sensitive to the process variations. The worst the different process variations. It can detect performance cost. 展开更多
关键词 Circuit aging Fault detection SENSOR Double-Edge-Triggered flip-flop (DETFF)
下载PDF
On Switching of a Flip-Flop Jet Nozzle with Double Ports by Single-Port Control 被引量:1
6
作者 Tatsuya Inoue Fumiaki Nagahata Katsuya Hirata 《Journal of Flow Control, Measurement & Visualization》 2016年第4期143-161,共20页
This research deals with the oscillation mechanism of a flip-flop jet nozzle with a connecting tube, based on the measurements of pressures and velocities in the connecting tube and inside the nozzle. The measurements... This research deals with the oscillation mechanism of a flip-flop jet nozzle with a connecting tube, based on the measurements of pressures and velocities in the connecting tube and inside the nozzle. The measurements are carried out varying: 1) the inside diameter d of the connecting tube;2) the length L of the connecting tube and 3) the jet velocity VPN from a primary-nozzle exit. We assume that the jet switches when a time integral reaches a certain value. At first, as the time integral, we introduce the accumulated flow work of pressure, namely, the time integral of mass flux through a connecting tube into the jet-reattaching wall from the opposite jet-un-reattaching wall. Under the assumption, the trace of pressure difference between both the ends of the connecting tube is simply modeled on the basis of measurements, and the flow velocity in the connecting tube is computed as incompressible flow. Second, in order to discuss the physics of the accumulated flow work further, we conduct another experiment in single-port control where the inflow from the control port on the jet-reattaching wall is forcibly controlled and the other control port on the opposite jet-un-reattaching wall is sealed, instead of the experiment in regular jet’s oscillation using the ordinary nozzle with two control ports in connection. As a result, it is found that the accumulated flow work is adequate to determine the dominant jet- oscillation frequency. In the experiment in single-port control, the accumulated flow work of the inflow until the jet’s switching well agrees with that in regular jet’s oscillation using the ordinary nozzle. 展开更多
关键词 flip-flop Jet Nozzle FLOWMETER FLUIDICS Mixing Flow Control
下载PDF
RESEARCH INTO TERNARY EDGE-TRIGGERED JKL FLIP-FLOP
7
作者 吴浩敏 庄南 《Journal of Electronics(China)》 1991年第3期268-275,共8页
The design of ternary edge-triggered JKL-type flip-flop is proposed.The computersimulation and the test in experimental circuit made up with TTL gate show this flip-flop has theexpected logic functions.
关键词 Multiple-valued LOGIC flip-flop LOGIC design
下载PDF
DESIGN OF TERNARY FLIP-FLOPS AND SEQUENTIAL CIRCUITS BASED UPON U_h GATE
8
作者 沈继忠 陈偕雄 《Journal of Electronics(China)》 1993年第4期356-364,共9页
According to the next-state equations of various ternary flip-flops(tri-flop),whichare based upon ternary modular algebra,various ternary flip-flops are implemented by usinguniversal-logic-modules,U_hs.Based on it,ter... According to the next-state equations of various ternary flip-flops(tri-flop),whichare based upon ternary modular algebra,various ternary flip-flops are implemented by usinguniversal-logic-modules,U_hs.Based on it,ternary sequential circuits are implemented by usingarray of universal-logic-modules,U_hs. 展开更多
关键词 TERNARY modular ALGEBRA Universal-logic-module TERNARY flip-flops(tri-flop) TERNARY SEQUENTIAL circuits
下载PDF
Low power and high speed explicit-pulsed double-edge triggered level converting flip-flop
9
作者 戴燕云 Shen Jizhong 《High Technology Letters》 EI CAS 2010年第2期204-209,共6页
Variable supply voltage-clustered voltage scaling (VS-CVS) scheme can be very effective in reducing power consumption of CMOS circuits without degrading system performance. Level converting flip-flops (LCFFs) are ... Variable supply voltage-clustered voltage scaling (VS-CVS) scheme can be very effective in reducing power consumption of CMOS circuits without degrading system performance. Level converting flip-flops (LCFFs) are key elements in the CVS scheme. In this paper, a new explicit-pulsed double-edge triggered level converting flip-flop (nEP-DET-LCFF) is proposed, which employs double-edge triggering technique, dynamic structure, explicit pulse generator, conditional discharge technique and proper arrangement of stacked nMOS transistors to efficiently perform latching and level converting functions simultaneously. The proposed nEP-DET-LCFF combines merits of both conventional explicit-LCFFs and implicit-LCFFs. Simulation shows the proposed nEP-DET-LCFF has improvement of 19.2% -46% in delay, and 19.4% - 52.9% in power-delay product (PDP) as compared with the published LCFFs. 展开更多
关键词 level converter flip-flop low power variable supply voltage
下载PDF
An Overview of Non-Volatile Flip-Flops Based on Emerging Memory Technologies(Invited paper)
10
作者 J.M.Portal M.Bocquet +8 位作者 M.Moreau H.Aziza D.Deleruyelle Y.Zhang W.Kang J.-O.Klein Y.-G.Zhang C.Chappert W.-S.Zhao 《Journal of Electronic Science and Technology》 CAS 2014年第2期173-181,共9页
Low power consumption is a major issue in nowadays electronics systems. This trend is pushed by the development of data center related to cloud services and soon to the Internet of Things (IoT) deployment. Memories ... Low power consumption is a major issue in nowadays electronics systems. This trend is pushed by the development of data center related to cloud services and soon to the Internet of Things (IoT) deployment. Memories are one of the major contributors to power consumption. However, the development of emerging memory technologies paves the way to low-power design, through the partial replacement of the dynamic random access memory (DRAM) with the non-volatile stand-alone memory in servers or with the embedded or distributed emerging non-volatile memory in IoT objects. In the latter case, non-volatile flip-flops (NVFFs) seem a promising candidate to replace the retention latch. Indeed, IoT objects present long sleep time and NVFFs offer to save data in registers with zero power when the application is idle. This paper gives an overview of NVFF architecture flavors for various emerging memory technologies. 展开更多
关键词 Emerging memory technology ferroelectric RAM low power magnetic RAM non-volatile flip-flops phase change RAM resistive RAM
下载PDF
Flip-Flop Flow Control inside Streamwise Diverging Diamond-Shaped Cylinder Bundles with Concavities
11
作者 Shuichi Torii Shizaburo Umeda 《Journal of Flow Control, Measurement & Visualization》 2013年第3期77-85,共9页
The flow visualization work with the aid of PIV and Piezometer deals with flip-flop flow around diamond-shaped cylinder bundle revised with concavities on both bundle walls. It is disclosed that 1) the concavity const... The flow visualization work with the aid of PIV and Piezometer deals with flip-flop flow around diamond-shaped cylinder bundle revised with concavities on both bundle walls. It is disclosed that 1) the concavity constructed on both side-walls of a diamond cylinder induces a substantial change in the flow patterns in the exit jet-stream field and jet- stream dispersion, 2) pressure characteristics are quantitatively measured in a diverging-flow region in diamond cylinder bundles with concavityand in its downstream region, and 3) flip-flop flow occurs in the flow passages and its occurrence condition is obtained. 展开更多
关键词 flip-flop Flow Streamwise Diverging Diamond-Shaped CYLINDER Bundle PIV Measurement CONCAVITY
下载PDF
Numerical Simulation of an All Optical Flip-Flop Based on a Nonlinear Distributed Bragg Reflector Laser Structure
12
作者 Hossam Zoweil 《Optics and Photonics Journal》 2016年第9期217-228,共13页
A new design for an all optical flip flop is introduced. It is based on a nonlinear Distributed Bragg Reflector (DBR) semiconductor laser structure. The device does not require a holding beam. An optical gain medium c... A new design for an all optical flip flop is introduced. It is based on a nonlinear Distributed Bragg Reflector (DBR) semiconductor laser structure. The device does not require a holding beam. An optical gain medium confined between 2 Bragg reflectors forms the device. One of the Bragg reflectors is detuned from the other by making its average refractive index slightly higher, and it has a negative nonlinear coefficient that is due to direct absorption at Urbach tail. At low light intensity in the structure, the detuned Bragg reflector does not provide optical feedback to start a laser mode. An optical pulse injected to the structure reduces the detuning of the nonlinear Bragg reflector and a laser mode builds up. The device is reset by detuning the second Bragg reflector optically by an optical pulse that generates electron-hole pairs by direct absorption. A mathematical model of the device is introduced. The model is solved numerically in time domain using a general purpose graphics processing unit (GPGPU) to increase accuracy and to reduce the computation time. The switching dynamics of the device are in nanosecond time scale. The device could be used for all optical data packet switching/routing. 展开更多
关键词 All-Optical flip-flop Distributed Bragg Reflector Nonlinear Grating GPGPU
下载PDF
An Improved Design for an All-Optical Flip-Flop Based on a Nonlinear 3-Sections DFB Laser Cavity
13
作者 Hossam Zoweil 《Optics and Photonics Journal》 2016年第5期87-100,共14页
A new all optical flip-flop based on a 3-sections nonlinear semiconductor DFB laser structure is proposed and simulated. The operation of the device does not require a holding beam. Electrical current injection into a... A new all optical flip-flop based on a 3-sections nonlinear semiconductor DFB laser structure is proposed and simulated. The operation of the device does not require a holding beam. Electrical current injection into an active layer provides optical gain to the laser mode. The wave-guiding layer consists of a linear grating section centered between 2 detuned nonlinear grating sections. The average refractive index in the nonlinear sections is slightly higher than the refractive index of the middle section. A negative nonlinear refractive index coefficient exists along the nonlinear sections. In the “OFF” state, the DFB structure does not provide enough optical feedback to lase due to the detuned sections. At high light intensity in structure, “ON” state, detuning decreases and the DFB structure allows for a laser mode that sustains the decrease in detuning to exist. The nonlinearity is provided by direct photon absorption at the Urbach tail. Numerical simulations using GPGPU computing show nanoseconds transition times between “OFF” and “ON” states. 展开更多
关键词 All-Optical flip-flop Distributed Feedback Laser NONLINEARITY SWITCHING
下载PDF
Simulations of a Novel All-Optical Flip-Flop Based on a Nonlinear DFB Laser Cavity Using GPGPU Computing
14
作者 Hossam Zoweil 《Optics and Photonics Journal》 2016年第8期203-215,共13页
A new all-optical flip-flop based on a nonlinear Distributed feedback (DFB) structure is proposed. The device does not require a holding beam. A nonlinear part of the grating is detuned from the remaining part of the ... A new all-optical flip-flop based on a nonlinear Distributed feedback (DFB) structure is proposed. The device does not require a holding beam. A nonlinear part of the grating is detuned from the remaining part of the grating and has negative nonlinear coefficient. Optical gain is provided by an injected electrical current into an active layer. In the OFF state, due to the detuned section, no laser light is generated in the device. An injected optical pulse reduces the detuning of the nonlinear section, and the optical feedback provided by the DFB structure generates a laser light in the structure that sustains the change in the detuned section. The device is switched “OFF” by detuning another section of the grating by a Reset pulse. The Reset pulse reduces the refractive index of that section by the generation of electron-hole pairs. The Reset pulse wavelength is adjusted such that the optical gain provided by the active layer at that wavelength is zero. The Reset pulse is prevented from reaching the nonlinear detuned section by introducing an optical absorber in the laser cavity to attenuate the pulse. The device is simulated in time domain using General Purpose Graphics Processing Unit (GPGPU) computing. Set-Reset operations are in nanosecond time scale. 展开更多
关键词 All-Optical flip-flop BISTABILITY DFB Laser Urbach Tail
下载PDF
Influence of Spin-Orbit Force on Nucleon-Nucleon Scattering in the Quark Delocalization Colour Screening Model 被引量:1
15
作者 黄虹霞 陈灵芝 +2 位作者 庞侯荣 平加伦 王凡 《Chinese Physics Letters》 SCIE CAS CSCD 2008年第5期1617-1620,共4页
The symmetric spin-orbit interactions of one-gluon-exchange and confinement are included in the nucleon-nucleon phase shift calculation in the framework of quark delocalization eolour screening model. The spin-orbit i... The symmetric spin-orbit interactions of one-gluon-exchange and confinement are included in the nucleon-nucleon phase shift calculation in the framework of quark delocalization eolour screening model. The spin-orbit interaction has little influence on D wave phase shift. For the triplet P waves, aPT is in good agreement with the experimental data and 3pLs is attractive but not strong enough, whereas 3 Pc is too strongly repulsive. Our results indicate that the symmetric spin-orbit interaction of one-gluon-exchange and confinement potential cannot give a good description of the triplet P wave phase shifts. More sophisticated considerations, the delocalization depending on the relative orientation between two cluster, might be needed to improve the description of P-wave NN interaction. 展开更多
关键词 INTERMEDIATE RANGE ATTRACTION BARYON-BARYON INTERACTION flip-flop MODEL MESON-EXCHANGE CLUSTER MODEL NN POTENTIALS CONFINEMENT TENSOR
下载PDF
Design of an 8 bit differential paired eFuse OTP memory IP reducing sensing resistance 被引量:1
16
作者 JANG Ji-Hye 金丽妍 +3 位作者 JEON Hwang-Gon KIM Kwang-Il HA Pan-Bong KIM Young-Hee 《Journal of Central South University》 SCIE EI CAS 2012年第1期168-173,共6页
For the conventional single-ended eFuse cell, sensing failures can occur due to a variation of a post-program eFuse resistance during the data retention time and a relatively high program resistance of several kilo oh... For the conventional single-ended eFuse cell, sensing failures can occur due to a variation of a post-program eFuse resistance during the data retention time and a relatively high program resistance of several kilo ohms. A differential paired eFuse cell is designed which is about half the size smaller in sensing resistance of a programmed eFuse link than the conventional single-ended eFuse cell. Also, a sensing circuit of sense amplifier is proposed, based on D flip-flop structure to implement a simple sensing circuit. Furthermore, a sensing margin test circuit is proposed with variable pull-up loads out of consideration for resistance variation of a programmed eFuse. When an 8 bit eFuse OTP IP is designed with 0.18 ~tm standard CMOS logic of TSMC, the layout dimensions are 229.04 μm ×100.15μm. All the chips function successfully when 20 test chips are tested with a program voltage of 4.2 V. 展开更多
关键词 eFuse differential paired efuse cell one time programmable memory sensing resistance D flip-flop based sense amplifier
下载PDF
The Impact of pH and Air on the Phospholipid Nanostructure Surface 被引量:1
17
作者 M. Sojka Z. Pawlak 《Open Journal of Orthopedics》 2021年第12期392-398,共7页
Phospholipids (PLs) in the form of nanostructures are widely employed as a lubricant and antimicrobial agent. The cartilage (AC) surface was characterized using wettability test fresh and depleted AC samples. Cartilag... Phospholipids (PLs) in the form of nanostructures are widely employed as a lubricant and antimicrobial agent. The cartilage (AC) surface was characterized using wettability test fresh and depleted AC samples. Cartilage wet surface exposure to air causes increase </span></span><span style="font-family:Verdana;"><span style="font-family:Verdana;"><span style="font-family:Verdana;">in </span></span></span><span style="font-family:Verdana;"><span style="font-family:Verdana;"><span style="font-family:Verdana;">surface wettability from 0 to 104 degrees. Effect is explained by flip-flop of the PLs molecules in membrane. The hydrophilic and hydrophobic character of cartilage was determined. Microscopic image of PLs bilayers adsorbed on the surface of pleural tissues and human stomach will be compared with cartilage tissue. 展开更多
关键词 PLs Bilayers Wettability PLs flip-flop PLEURAL Cartilage Surface Human Stomach Tissue
下载PDF
A NEW ASM DESIGN METHOD
18
作者 庄南 吴浩敏 《Journal of Electronics(China)》 1993年第4期379-383,共5页
A novel ASM one-zero-hot design method based upon ternary flip-flops with binaryconstruction as storage cells is presented.
关键词 flip-flops SEQUENTIAL CIRCUITS Multiple-valued LOGIC
下载PDF
A 0.35μm CMOS 6.1GHz 1∶4 Static Frequency Divider
19
作者 陆建华 Wang Zhigong +5 位作者 Chen Haitao Xie Tingting Chen Zhiheng Tian Lei Dong Yi Xie Shizhong 《High Technology Letters》 EI CAS 2003年第2期65-67,共3页
A 1∶4 static frequency divider has been designed and realized in a 0.35-micron standard CMOS technology. The chip consists of two identical 1∶2 divider cells, which are based on SCL (Source Coupled Logic) flip-flops... A 1∶4 static frequency divider has been designed and realized in a 0.35-micron standard CMOS technology. The chip consists of two identical 1∶2 divider cells, which are based on SCL (Source Coupled Logic) flip-flops. By revising the traditional topology of SCL flip-flop, we get a divider with better performances. Measurement results show that the whole chip achieves the frequency division at more than 6GHz. Each 1∶2 divider consumes 11mW from a 3.3V supply. The divider can be used in RF and Optic-fiber Transceivers and other high-speed systems. 展开更多
关键词 frequency divider flip-flop CMOS
下载PDF
Reversible Logic Based MOS Current Mode Logic Implementation in Digital Circuits
20
作者 S.Sharmila Devi V.Bhanumathi 《Computers, Materials & Continua》 SCIE EI 2022年第2期3609-3624,共16页
Now a days,MOS Current Mode Logic(MCML)has emerged as a better alternative to Complementary Metal Oxide Semiconductor(CMOS)logic in digital circuits.Recent works have only traditional logic gates that have issues with... Now a days,MOS Current Mode Logic(MCML)has emerged as a better alternative to Complementary Metal Oxide Semiconductor(CMOS)logic in digital circuits.Recent works have only traditional logic gates that have issues with information loss.Reversible logic is incorporated with MOS Current Mode Logic(MCML)in this proposed work to solve this problem,which is used for multiplier design,D Flip-Flop(DFF)and register.The minimization of power and area is the main aim of the work.In reversible logic,the count of outputs and inputs is retained as the same value for creating one-to-one mapping.A unique output vector set can be generated for each input vector set and information loss is also prevented.In reversible MCML based multiplier,reversible logic full adder is utilized to minimize the area and power.D flip-flops based on reversible MCML are often designed to store information that is then combined to form a reversible MCML based register.The proposed reversible MCML multiplier attains average power of 0.683 mW,Reversible MCML based DFF achieves 0.56μW and Reversible MCML based 8-bit register attains 04.04μW.The result shows that the proposed Reversible MCML based multiplier,Reversible MCML based D flip-flop and ReversibleMCML based register achieves better performance in terms of current,power dissipation,average power and area. 展开更多
关键词 MOS current mode logic reversible logic MULTIPLIER D flip-flop and register
下载PDF
上一页 1 2 下一页 到第
使用帮助 返回顶部