期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
A fast-settling frequency-presetting PLL frequency synthesizer with process variation compensation and spur reduction
1
作者 颜小舟 邝小飞 吴南健 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2009年第4期101-105,共5页
This paper proposes a fast-settling frequency-presetting PLL frequency synthesizer. A mixedsignal VCO and a digital processor are developed to accurately preset the frequency of VCO and greatly reduce the settling tim... This paper proposes a fast-settling frequency-presetting PLL frequency synthesizer. A mixedsignal VCO and a digital processor are developed to accurately preset the frequency of VCO and greatly reduce the settling time. An auxiliary tuning loop is introduced in order to reduce reference spur caused by leakage current. The digital processor can automatically compensate presetting frequency variation with process and temperature, and control the operation of the auxiliary tuning loop. A 1.2 GHz integer-N synthesizer with 1 MHz reference input was implemented in a 0.18 μm process. The measured results demonstrate that the typical settling time of the synthesizer is less than 3 μs, and the phase noise is –108 dBc/Hz@1MHz. The reference spur is –52 dBc. 展开更多
关键词 fast-settling frequency synthesizer process variation compensation spur reduction
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部