期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
Effect of STI-induced mechanical stress on leakage current in deep submicron CMOS devices 被引量:1
1
作者 李睿 俞柳江 +1 位作者 董业民 王庆东 《Chinese Physics B》 SCIE EI CAS CSCD 2007年第10期3104-3107,共4页
The shallow trench isolation (STI) induced mechanical stress significantly affects the CMOS device off-state leakage behaviour. In this paper we designed two types of devices to investigate this effect, and all lea... The shallow trench isolation (STI) induced mechanical stress significantly affects the CMOS device off-state leakage behaviour. In this paper we designed two types of devices to investigate this effect, and all leakage components, including sub-threshold leakage (Isub), gate-induced-drain-leakage (/GIDL), gate edge-direct-tunnelling leakage (IEDT) and band-to-band-tunnelling leakage (IBTBT) were analysed. For NMOS, Isub can be reduced due to the mechanical stress induced higher boron concentration in well region. However, the GIDL component increases simultaneously as a result of the high well concentration induced drain-to-well depletion layer narrowing as well as the shrinkage of the energy gap. For PMOS, the only mechanical stress effect on leakage current is the energy gap narrowing induced GIDL increase. 展开更多
关键词 CMOS shallow trench isolation stress LEAKAGE gate-induced drain leakage
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部