期刊文献+
共找到3,520篇文章
< 1 2 176 >
每页显示 20 50 100
An improved arctangent algorithm based on phase-locked loop for heterodyne detection system 被引量:1
1
作者 Chun-Hui Yan Ting-Feng Wang +2 位作者 Yuan-Yang Li Tao Lv Shi-Song Wu 《Chinese Physics B》 SCIE EI CAS CSCD 2019年第3期141-148,共8页
We present an ameliorated arctangent algorithm based on phase-locked loop for digital Doppler signal processing,utilized within the heterodyne detection system. We define the error gain factor given by the approximati... We present an ameliorated arctangent algorithm based on phase-locked loop for digital Doppler signal processing,utilized within the heterodyne detection system. We define the error gain factor given by the approximation of Taylor expansion by means of a comparison of the measured values and true values. Exact expressions are derived for the amplitude error of two in-phase & quadrature signals and the frequency error of the acousto-optic modulator. Numerical simulation results and experimental results make it clear that the dynamic instability of the intermediate frequency signals leads to cumulative errors, which will spiral upward. An improved arctangent algorithm for the heterodyne detection is proposed to eliminate the cumulative errors and harmonic components. Depending on the narrow-band filter, our experiments were performed to realize the detectable displacement of 20 nm at a detection distance of 20 m. The aim of this paper is the demonstration of the optimized arctangent algorithm as a powerful approach to the demodulation algorithm, which will advance the signal-to-noise ratio and measurement accuracy of the heterodyne detection system. 展开更多
关键词 HETERODYNE detection LASER applications arctangent ALGORITHM phase-locked loop
下载PDF
A novel high precision Doppler frequency estimation method based on the third-order phase-locked loop 被引量:1
2
作者 Tao Deng Mao-Li Ma +1 位作者 Qing-Hui Liu Ya-Jun Wu 《Research in Astronomy and Astrophysics》 SCIE CAS CSCD 2021年第9期83-90,共8页
In deep space exploration,many engineering and scientific requirements require the accuracy of the measured Doppler frequency to be as high as possible.In our paper,we analyze the possible frequency measurement points... In deep space exploration,many engineering and scientific requirements require the accuracy of the measured Doppler frequency to be as high as possible.In our paper,we analyze the possible frequency measurement points of the third-order phase-locked loop(PLL)and find a new Doppler measurement strategy.Based on this finding,a Doppler frequency measurement algorithm with significantly higher measurement accuracy is obtained.In the actual data processing,compared with the existing engineering software,the accuracy of frequency of 1 second integration is about 5.5 times higher when using the new algorithm.The improved algorithm is simple and easy to implement.This improvement can be easily combined with other improvement methods of PLL,so that the performance of PLL can be further improved. 展开更多
关键词 Doppler frequency measurement:deep space exploration:carrier tracking:phase locked loop:high precision
下载PDF
Design of radiation hard phase-locked loop at 2.5 GHz using SOS-CMOS 被引量:1
3
作者 Partha Pratim Ghosh Jung Sungyong 《Journal of Systems Engineering and Electronics》 SCIE EI CSCD 2009年第6期1159-1166,共8页
A radiation hard phase-locked loop (PLL) is designed at 2.5 GHz using silicon on sapphire complementary metal-oxide-semiconductor process. Radiation hardness is achieved through improving circuit design without sacr... A radiation hard phase-locked loop (PLL) is designed at 2.5 GHz using silicon on sapphire complementary metal-oxide-semiconductor process. Radiation hardness is achieved through improving circuit design without sacrificing real estate. Stability is guaranteed by a fully self-bias architecture. The lock time of PLL is minimized by maximizing the loop bandwidth. Frequency tuning range of voltage controlled oscillator is significantly enhanced by a novel load configuration. In addition, multiple bias stages, asynchronous frequency divider, and silicon on sapphire process jointly make the proposed PLL more radiation hard. Layout of this PLL is simulated by Cadence Spectre RF under both single event effect and total induced dose effect. Simulation results demonstrate excellent stability, lock time 〈 600 ns, frequency tuning range [1.57 GHz, 3.46 GHz], and jitter 〈 12 ps. Through comparison with PLLs in literatures, the PLL is especially superior in terms of lock time and frequency tuning range performances. 展开更多
关键词 phase-locked loop radiation hard self-bias silicon on sapphire complementary metal-oxidesemiconductor.
下载PDF
A LOW POWER TIME-TO-DIGITAL CONVERTER FOR ALL-DIGITAL PHASE-LOCKED LOOP 被引量:1
4
作者 Yu Guangming Wang Yu Yang Huazhong 《Journal of Electronics(China)》 2011年第3期402-408,共7页
Time-to-Digital Converter (TDC) is a key block used as the phase/frequency detector in an All-Digital Phase-Locked Loop (ADPLL). Usually, it occupies a large proportion of ADPLL's total power consumption up to abo... Time-to-Digital Converter (TDC) is a key block used as the phase/frequency detector in an All-Digital Phase-Locked Loop (ADPLL). Usually, it occupies a large proportion of ADPLL's total power consumption up to about 30% to 40%. In this paper, the detailed power consumption of different components in the TDC is analyzed. A Power Management Block (PMB) is presented for the TDC to reduce its power consumption. A 24-bits TDC core with the proposed PMB is implemented in HJTC 0.18 μm CMOS technology. Simulation results show that up to 84% power reduction is achieved using our proposed technique. 展开更多
关键词 Low power Power management All-Digital phase-locked loop (ADPLL) Time-to-Digital Converter (TDC)
下载PDF
A Digital Phase Locked Loop Speed Control of Three Phase Induction Motor Drive: Performances Analysis
5
作者 Ben Hamed Mouna Sbita Lassaad 《Energy and Power Engineering》 2011年第1期61-68,共8页
This paper deals with performance analysis and implementation of a three phase inverter fed induction motor (IM) drive system. The closed loop control scheme of the drive utilizes the Digital Phase Locked Loop (DPLL).... This paper deals with performance analysis and implementation of a three phase inverter fed induction motor (IM) drive system. The closed loop control scheme of the drive utilizes the Digital Phase Locked Loop (DPLL). The DPLL is safely implemented all around the well known integrated circuit DPLL 4046. An ex-perimental verification is carried out on one kw scalar controlled IM system drives for a wide range of speeds and loads appliance. This presents a simple and high performance solution for industrial applications. 展开更多
关键词 Digital phase locked loop (DPLL) INDUCTION Motor SCALAR Strategy Speed DRIVES and Load APPLIANCE
下载PDF
Novel Control Strategy for Multi-Level Active Power Filter without Phase-Locked-Loop 被引量:1
6
作者 Guojun Tan Xuanqin Wu +1 位作者 Hao Li Meng Liu 《Energy and Power Engineering》 2010年第4期262-270,共9页
Active power filter (APF) using novel virtual line-flux-linkage oriented control strategy can not only realizes no phase-locked-loop (PLL) control, but also achieves a good inhibitory effect to interfere. However, the... Active power filter (APF) using novel virtual line-flux-linkage oriented control strategy can not only realizes no phase-locked-loop (PLL) control, but also achieves a good inhibitory effect to interfere. However, there are some problems in the conventional method, such as the error of amplitude, the shift of phase angle and the non-determinacy of initial oriented angle. In this paper, two one-order low-pass filters are adopted instead of the pure integrator in the virtual line-flux-linkage observer, which can steady the phase and amplitude. Furthermore, an original scheme of harmonics detection under the rotating coordinate is advanced based on the simplified space vector pulse width modulation (SVPWM) strategy. Meanwhile, by using the new SVPWM algorithm, the voltage space vector diagram of the three-level inverter can be simplified and applied into that of two-level inverter, and this makes the control for Neutral Point potential easier. 展开更多
关键词 ACTIVE POWER FILTER Harmonics Detection Virtual Line-Flux-Linkage Observer ACTIVE POWER FILTER Control WITHOUT phase-locked-loop Space Vector Pulse Width Modulation
下载PDF
Low phase noise millimeter wave monolithic integrated phase locked-loop
7
作者 Tang Lu Wang Zhigong Qiu Yinghua Xu Jian 《High Technology Letters》 EI CAS 2012年第3期263-266,共4页
A Monolithic integrated phase locked-loop (PLL) with a low phase noise is proposed in this paper. Several techniques are utilized to improve the performance of the PLL which works at the milli- meter-wave band. The ... A Monolithic integrated phase locked-loop (PLL) with a low phase noise is proposed in this paper. Several techniques are utilized to improve the performance of the PLL which works at the milli- meter-wave band. The on-chip high-Q eoplanar waveguides (CPWs) are utilized in the resonant tank and the differential current amplifier with a resonator is used to realize the VCO. In the output buffer circuit, several stages of cascaded source-followers connect and differential amplifiers are adopted to improve the driving capability of the PLL' s output signals. An improved analog multiplier topology is also used in the PD circuit to improve the gain of the PD. The proposed PLL is realized with a 0.2p, m GaAs pseudomorphie high electron mobility transistor (PHEMT) process. At 10 kHz offset from the center frequency, the measured output phase noise of the PLL output is only -88.83dBc/Hz. The circuit exhibits a low root mean sauare (RMS) litter of 1.68Ds. 展开更多
关键词 phase locked loop (PLL) voltage-controlled oscillator (VCO) coplanarwaveguides (CPWs) GAAS
下载PDF
THE DESIGN OF AN ALL-DIGITAL PHASE-LOCKED LOOP WITH LOW JITTER BASED ON ISF ANALYSIS
8
作者 Deng Xiaoying Yang Jun Shi Longxing Chen Xin 《Journal of Electronics(China)》 2008年第5期673-678,共6页
A low jitter All-Digital Phase-Locked Loop (ADPLL) used as a clock generator is designed. The Digital-Controlled Oscillator (DCO) for this ADPLL is a seven-stage ring oscillator with the delay of each stage change... A low jitter All-Digital Phase-Locked Loop (ADPLL) used as a clock generator is designed. The Digital-Controlled Oscillator (DCO) for this ADPLL is a seven-stage ring oscillator with the delay of each stage changeable. Based on the Impulse Sensitivity Function (ISF) analysis, an effective way is proposed to reduce the ADPLL's jitter by the careful design of the sizes of the inverters used in the DCO with a simple architecture other than a complex one. The ADPLL is implemented in a 0.18μm CMOS process with 1.SV supply voltage, occupies 0.046mm^2 of on-chip area. According to the measured results, the ADPLL can operate from 108MHz to 304MHz, and the peak-to-peak jitter is 139ps when the DCO's output frequency is 188MHz. 展开更多
关键词 All-Digital phase locked loop (ADPLL) Digital Controlled Oscillator (DCO) Impulse Sensitivity Function (ISF) Thermal noise JITTER
下载PDF
Multi-Order Intermittent Chaotic Synchronization of Closed Phase Locked Loop
9
作者 Samir M. Shariff 《International Journal of Modern Nonlinear Theory and Application》 2018年第2期48-55,共8页
For the model of a Closed Phase Locked Loop (CPLL) communication System consists of both the transmission and receiver ends. This model is considered to be in a multi-order intermittent chaotic state. The chaotic sign... For the model of a Closed Phase Locked Loop (CPLL) communication System consists of both the transmission and receiver ends. This model is considered to be in a multi-order intermittent chaotic state. The chaotic signals are then synchronized along side with our system. This chaotic synchronization will be demonstrated and furthermore, a modulation will be formed to examine the system if it will perfectly reconstruct or not. Finally we will demonstrate the synchronization conditions of the system. 展开更多
关键词 CHAOTIC SYNCHRONIZATION CHAOTIC SIGNAL Communication Systems CLOSED phase locked loop System Multi-Order Model
下载PDF
Hybrid phase-locked loop with fast locking time and low spur in a 0.18-μm CMOS process
10
作者 朱思衡 司黎明 +2 位作者 郭超 史君宇 朱卫仁 《Chinese Physics B》 SCIE EI CAS CSCD 2014年第7期748-753,共6页
We propose a novel hybrid phase-locked loop (PLL) architecture for overcoming the trade-off between fast locking time and low spur. To reduce the settling time and meanwhile suppress the reference spurs, we employ a... We propose a novel hybrid phase-locked loop (PLL) architecture for overcoming the trade-off between fast locking time and low spur. To reduce the settling time and meanwhile suppress the reference spurs, we employ a wide-band single-path PLL and a narrow-band dual-path PLL in a transient state and a steady state, respectively, by changing the loop bandwidth according to the gain of voltage controlled oscillator (VCO) and the resister of the loop filter. The hybrid PLL is implemented in a 0.18-μm complementary metal oxide semiconductor (CMOS) process with a total die area of 1.4×0.46 mm2. The measured results exhibit a reference spur level of lower than -73 dB with a reference frequency of 10 MHz and a settling time of 20 μs with 40 MHz frequency jump at 2 GHz. The total power consumption of the hybrid PLL is less than 27 mW with a supply voltage of 1.8 V. 展开更多
关键词 phase-locked loop (PLL) fast locking time low spur complementary metal oxide semiconductor(CMOS)
下载PDF
Phase-Locked Loop Based Cancellation of ECG Power Line Interference
11
作者 LI Taihao ZHOU Jianshe +2 位作者 LIU Shupeng SHI Jinsheng REN Fuji 《ZTE Communications》 2018年第1期47-51,共5页
Power line(PL)interference is one significant artifact in electrocardiography(ECG)that needs to be reduced to ensure accurate recording of cardiac signals.Because PL interference is non-stationary and has varying freq... Power line(PL)interference is one significant artifact in electrocardiography(ECG)that needs to be reduced to ensure accurate recording of cardiac signals.Because PL interference is non-stationary and has varying frequency,phase,and amplitude in ECG measurement,adaptive techniques are often necessary to track and cancel the interference.In this paper we present a phase-locked loop(PLL)-based adaptive filter to cancel PL interference.The PLL obtains the reference signal that is fed into the adaptive filter to remove the PL interference at the central frequency of 50 Hz.It is found that the technique can effectively cancel PL interference in real ECG signals and,when compared with some existing techniques such as least mean squares(LMS)adaptive filter,the new technique produces better results in terms of signal-to-interference ratio(SIR). 展开更多
关键词 phase-locked loop ECG adaptive FILTER power line cancella-tion
下载PDF
A Static Phase Offset Reduction Technique for Multiplying Delay-Locked Loop
12
作者 Xinjie Wang Tadeusz Kwasniewski 《Circuits and Systems》 2015年第1期13-19,共7页
Static phase offset (SPO) in conventional multiplying delay-locked loops (MDLLs) dramatically degrades the deterministic jitter performance. To overcome the issue, this paper presents a new SPO reduction technique for... Static phase offset (SPO) in conventional multiplying delay-locked loops (MDLLs) dramatically degrades the deterministic jitter performance. To overcome the issue, this paper presents a new SPO reduction technique for MDLLs. The technique is based on the observation that the SPO of MDLL is mainly caused by the non-idealities on charge pump (e.g. sink and source current mismatch), and control line (e.g. gate leakage of loop filter and voltage controlled delay line (VCDL) control circuit). With a high gain stage inserting between phase detector/phase frequency detector (PD/PFD) and charge pump, the equivalent SPO has been decreased by a factor equal to the gain of the gain stage. The effectiveness of the proposed technique is validated by a Simulink model of MDLL. The equivalent SPO is measured by the power level of reference spur. 展开更多
关键词 STATIC phase OFFSET Multiplying Delay-locked loop DETERMINISTIC JITTER Reference SPUR PLL
下载PDF
Dynamic Free-Spectral-Range Measurement for Fiber Resonator Based on Digital-Heterodyne Optical Phase-Locked Loop
13
作者 Hongchen Jiao Tao Wang +2 位作者 Heli Gao Lishuang Feng Honghao Ma 《Optics and Photonics Journal》 2021年第8期332-340,共9页
<div style="text-align:justify;"> We propose a novel scheme, based on digital-heterodyne optical phase-locked loop with whole-fiber circuit, to dynamically measure the free-spectral-range of a fiber re... <div style="text-align:justify;"> We propose a novel scheme, based on digital-heterodyne optical phase-locked loop with whole-fiber circuit, to dynamically measure the free-spectral-range of a fiber resonator. The optical phase-locked loop is established with a differential frequency-modulation module consists of a pair of acousto-optic modulators. The resonance-tracking loop is derived with the Pound-Drever-Hall technique for locking the heterodyne frequency of the OPLL on the frequency difference between adjacent resonance modes. A stable locking accuracy of about 7 × 10<sup>?9</sup> and a dynamic locking accuracy of about 5 × 10<sup>?8</sup> are achieved with the FSR of 8.155 MHz, indicating a bias stability of the resonator fiber optic gyro of about 0.1?/h with 10 Hz bandwidth. In addition, the thermal drift coefficient of the FSR is measured as 0.1 Hz/?C. This shows remarkable potential for realizing advanced optical measurement systems, such as the resonant fiber optic gyro, and so on. </div> 展开更多
关键词 Free Spectral Range Fiber Resonator Dynamic Measurement Digital-Heterodyne Optical phase-locked loop Resonant Fiber Optic Gyro
下载PDF
A sapphire fibre thermal probe based on fast Fourier transform and phase-lock loop
14
作者 王平田 王冬生 +1 位作者 葛文谦 崔立超 《Chinese Physics B》 SCIE EI CAS CSCD 2006年第5期975-979,共5页
A sapphire fibre thermal probe with Cr^3+ ion-doped end is developed by using the laser heated pedestal growth method. The fluorescence thermal probe offers advantages of compact structure, high performance and abili... A sapphire fibre thermal probe with Cr^3+ ion-doped end is developed by using the laser heated pedestal growth method. The fluorescence thermal probe offers advantages of compact structure, high performance and ability to withstand high temperature in a detection range from room temperature to 450℃. Based on the fast Fourier transform (FFT), the fluorescence lifetime is obtained from the tangent function of phase angle of the non-zeroth terms in the FFT result. This method has advantages such as quick calculation, high accuracy and immunity to the background noise. This FFT method is compared with other traditional fitting methods, indicating that the standard deviation of the FFT method is about half of that of the Prony method and about 1/6 of that of the log-fit method. And the FFT method is immune to the background noise involved in a signal. So, the FFT method is an excellent way of processing signals. In addition, a phase-lock amplifier can effectively suppress the noise. 展开更多
关键词 fluorescence thermometer fast Fourier transform phase-lock loop sapphire optical fibre
下载PDF
Fast-Lock Low-Jitter PLL with a Simple Phase-Frequency Detector 被引量:3
15
作者 陈莹梅 王志功 章丽 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2008年第1期88-92,共5页
A fast-locking, low-jitter, phase-locked loop (PLL) with a simple phase-frequency detector is proposed. The phase-frequency detector is composed of only two XOR gates. It simultaneously achieves low jitter and short... A fast-locking, low-jitter, phase-locked loop (PLL) with a simple phase-frequency detector is proposed. The phase-frequency detector is composed of only two XOR gates. It simultaneously achieves low jitter and short locking time. The voltage-controlled oscillator within the PLL consists of four-stage ring oscillators which are coupled to each other and oscillate with the same frequency and a phase shift of 45. The PLL is fabricated in 0. 1Stem CMOS technology. The measured phase noise of the PLL output at 500kHz offset from the 5GHz center frequency is - 102.6dBc/Hz. The circuit exhibits a capture range of 280MHz and a low RMS jitter of 2.06ps. The power dissipation excluding the output buffers is only 21.6roW at a 1.8V supply. 展开更多
关键词 phase locked loop phase-frequency detector voltage-controlled oscillator JITTER locking time
下载PDF
A Low Phase Noise Ring-VCO Based PLL Using Injection Locking for ZigBee Applications
16
作者 Fatemeh Talebi Hassan Ghafoorifard +1 位作者 Samad Sheikhaei Sajjad Shieh Ali Saleh 《Circuits and Systems》 2013年第3期304-315,共12页
A low power low phase noise frequency synthesizer with subharmonic injection locking is proposed for ZigBee applications. The PLL is based on a ring VCO to decrease area and production cost. In order to improve phase ... A low power low phase noise frequency synthesizer with subharmonic injection locking is proposed for ZigBee applications. The PLL is based on a ring VCO to decrease area and production cost. In order to improve phase noise performance, a high frequency injection signal of which frequency varies with channel number is used. The circuit is designed in TSMC 0.18 μm CMOS technology and simulated in ADS (Advanced Design System). The phase noise at 3.5 and 10 MHz offsets is -116 and -118 dBc/Hz, respectively, and total circuit consumes 2.2 mA current. 展开更多
关键词 ZIGBEE Frequency SYNTHESIZER phased locked loop Injection lockING Technique
下载PDF
高渗透率下基于并网逆变器阻抗重塑的锁相环设计方法 被引量:3
17
作者 杨明 杨倬 +2 位作者 李玉龙 赵月圆 朱军 《电工技术学报》 EI CSCD 北大核心 2024年第2期554-566,共13页
针对锁相环、电网阻抗与并网逆变器相互耦合所引发的系统稳定性下降问题。首先,建立考虑电网阻抗的锁相环控制结构模型,通过分析锁相环闭环传递函数可知,电网阻抗会使锁相环系统产生右半平面闭环极点,严重影响锁相环与逆变器系统的稳定... 针对锁相环、电网阻抗与并网逆变器相互耦合所引发的系统稳定性下降问题。首先,建立考虑电网阻抗的锁相环控制结构模型,通过分析锁相环闭环传递函数可知,电网阻抗会使锁相环系统产生右半平面闭环极点,严重影响锁相环与逆变器系统的稳定性。其次,通过分析逆变器系统输出阻抗,说明锁相环所引入的负阻抗是逆变器系统稳定裕度下降的主要原因。鉴于此,该文提出一种新型锁相环设计方法,理论分析表明,所提方法既能够保证高渗透率下锁相环具有高鲁棒性,又能够对逆变器系统输出阻抗进行重塑,有效拓宽系统对电网阻抗的适应范围。最后,通过仿真与实验验证所提新型锁相环设计方法的有效性。 展开更多
关键词 高渗透率 并网逆变器 锁相环 阻抗重塑 鲁棒性
下载PDF
弱电网下基于电网电压前馈的并网逆变器阻抗重塑控制策略 被引量:2
18
作者 杨明 杨倬 +1 位作者 李玉龙 朱军 《电工技术学报》 EI CSCD 北大核心 2024年第8期2553-2566,共14页
弱电网下,锁相环在基波以上频段引入的负阻特性,会降低系统输出阻抗的相位,严重影响系统稳定性。鉴于此,该文通过系统控制框图等效变换,推导得到可以消除锁相环负阻特性的电网电压前馈函数,进而提出一种基于电网电压前馈控制的并网逆变... 弱电网下,锁相环在基波以上频段引入的负阻特性,会降低系统输出阻抗的相位,严重影响系统稳定性。鉴于此,该文通过系统控制框图等效变换,推导得到可以消除锁相环负阻特性的电网电压前馈函数,进而提出一种基于电网电压前馈控制的并网逆变器阻抗重塑控制策略。同时,为了提高该策略的普适性,该文利用函数近似和多目标约束为电网电压前馈函数的优化提供两种设计方法,并从系统基波电流跟踪性能、并网功率因数等方面进行误差分析,从而证明其函数优化设计方法的可行性。理论分析表明,优化后的电网电压前馈控制策略,可以有效地对系统输出阻抗相位特性进行重塑,很大程度上拓宽了系统对电网阻抗的适应范围。最后,通过仿真与实验验证所提控制策略的有效性。 展开更多
关键词 弱电网 并网逆变器 阻抗重塑 锁相环 稳定性
下载PDF
基于改进正交锁相环的永磁同步电机无位置传感器控制 被引量:1
19
作者 吴翔 陈硕 +2 位作者 李佳 张甲哲 张晓 《电工技术学报》 EI CSCD 北大核心 2024年第2期475-486,共12页
针对传统正交锁相环(QPLL)应用于永磁同步电机无位置传感器控制中存在的反转失效与加、减速工况下出现显著的转子位置直流偏移误差问题,该文提出一种改进的正交锁相环(IQPLL)。其通过重构鉴相器环节,使得鉴相器的输出与永磁同步电机的... 针对传统正交锁相环(QPLL)应用于永磁同步电机无位置传感器控制中存在的反转失效与加、减速工况下出现显著的转子位置直流偏移误差问题,该文提出一种改进的正交锁相环(IQPLL)。其通过重构鉴相器环节,使得鉴相器的输出与永磁同步电机的转向不再相关,从而解决传统QPLL在电机反转时估算转子位置出现180°偏差的问题。此外,在新型鉴相器结构下,设计前馈环路以补偿加、减速工况下的位置直流偏移误差。并建立了IQPLL的小信号模型,根据系统的频率响应特性给出了IQPLL的参数设计方法。实验结果表明,相对于传统的QPLL,所提出的IQPLL可实现永磁同步电机无位置传感器控制正、反转稳定运行,并有效抑制了加、减速工况下的转子位置直流偏移误差。 展开更多
关键词 永磁同步电机 正交锁相环 无位置传感器控制
下载PDF
弱电网下光伏并网系统锁相环参数自适应控制 被引量:1
20
作者 武海涛 张宁宁 +3 位作者 曹志轩 温素芳 李磊 李会珍 《电网与清洁能源》 CSCD 北大核心 2024年第1期52-61,共10页
针对弱电网下PLL(phase-looked loop,PLL)会使并网逆变器的稳定性下降问题,提出一种锁相环带宽自适应控制策略来实现锁相环参数依据电网实时阻抗值来获得最优的控制参数,保证系统最佳控制性能和稳定运行,从而提升跟网型逆变器在弱电网... 针对弱电网下PLL(phase-looked loop,PLL)会使并网逆变器的稳定性下降问题,提出一种锁相环带宽自适应控制策略来实现锁相环参数依据电网实时阻抗值来获得最优的控制参数,保证系统最佳控制性能和稳定运行,从而提升跟网型逆变器在弱电网下的对电网阻抗的适应能力。利用PSCAD/EMTDC进行仿真验证,仿真结果证明自适应控制策略正确、有效。 展开更多
关键词 弱电网 锁相环 谐波线性化 稳定边界 参数自适应
下载PDF
上一页 1 2 176 下一页 到第
使用帮助 返回顶部