期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
A new circuit for at-speed scan SoC testing 被引量:1
1
作者 林伟 施文龙 《Journal of Semiconductors》 EI CAS CSCD 2013年第12期126-130,共5页
It is very important to detect transition-delay faults and stuck-at faults in system on chip (SoC) under 90 nm processing technology, and the transition-delay faults can only be detected by using an at-speed testing... It is very important to detect transition-delay faults and stuck-at faults in system on chip (SoC) under 90 nm processing technology, and the transition-delay faults can only be detected by using an at-speed testing method. In this paper, an on-chip clock (OCC) controller with a bypass function based on an internal phase-locked loop is designed to test faults in SoC. Furthermore, a clock chain logic which can eliminate the metastable state is realized to generate an enable signal for the OCC controller, and then, the test pattern is generated by automatic test pattern generation (ATPG) tools. Next, the scan test pattern is simulated by using the Synopsys tool and the correctness of the design is verified. The result shows that the design of an at-speed scan test in this paper is highly efficient for detecting timing-related defects. Finally, the 89.29% transition-delay fault coverage and the 94.50% stuck-at fault coverage are achieved, and it is successfully applied to an integrated circuit design. 展开更多
关键词 at-speed scan test on-chip clock transition-delay faults phase-locked loop
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部