期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
High performance architecture for unified forward and inverse transform of HEVC
1
作者 Jiang Lin Wang Xingjun +2 位作者 Wu Xin Deng Junyong Huang Xingjie 《The Journal of China Universities of Posts and Telecommunications》 EI CSCD 2017年第3期16-23,共8页
High efficiency video coding (HEVC) transform algorithm for residual coding uses 2-dimensional (2D) 4 × 4 transforms with higher precision than H.264's 4 ×4 transforms, resulting in increased hardware c... High efficiency video coding (HEVC) transform algorithm for residual coding uses 2-dimensional (2D) 4 × 4 transforms with higher precision than H.264's 4 ×4 transforms, resulting in increased hardware complexity. In this paper, we present a shared architecture that can compute the 4 ~4 forward discrete cosine transform (DCT) and inverse discrete cosine transform (IDCT) of HEVC using a new mapping scheme in the video processor array structure. The architecture is implemented with only adders and shills to an area-efficient design. The proposed architecture is synthesized using ISE 14.7 and implemented using the BEE4 platform with the Virtex-6 FF1759 LX550T field programmable gate array (FPGA). The result shows that the video processor array structure achieves a maximum operation frequency of 165.2 MHz. The architecture and its implementation are presented in this paper to demonstrate its programmable and high performance. 展开更多
关键词 HEVC forward and inverse transform reconfigurable architecture video processor array structure
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部