For the model of a Closed Phase Locked Loop (CPLL) communication System consists of both the transmission and receiver ends. This model is considered to be in a multi-order intermittent chaotic state. The chaotic sign...For the model of a Closed Phase Locked Loop (CPLL) communication System consists of both the transmission and receiver ends. This model is considered to be in a multi-order intermittent chaotic state. The chaotic signals are then synchronized along side with our system. This chaotic synchronization will be demonstrated and furthermore, a modulation will be formed to examine the system if it will perfectly reconstruct or not. Finally we will demonstrate the synchronization conditions of the system.展开更多
CDMA Timing and phase offsets tracking remain as one of considerable factors that influence the performances of communication systems. Many algorithms are proposed to solve this problem. In general, these solutions pr...CDMA Timing and phase offsets tracking remain as one of considerable factors that influence the performances of communication systems. Many algorithms are proposed to solve this problem. In general, these solutions process separately the chip sampling offset and phase rotation. In addition, most of proposed solutions can not assure a compromise between robustness criteria and low complexity for implementation in real time applications. In this paper we present an efficient algorithm for chip sampling and phase synchronization. This algorithm allows estimating and correcting jointly in real time, sampling instant and phase errors. The robustness and the low complexity of this algorithm are evaluated, firstly by simulation and then tested by real experimentation for UMTS standard. Simulation results show that the proposed algorithm provides very efficient compensation for sampling clock offset and phase rotation. A real time implementation is achieved, based on TigerSharc DSP, while using a complete UMTS transmission-reception chain. Experimental results show robustness in real conditions.展开更多
提出了一种锁相式同步技术,以解决Video Over IP大屏拼接系统中多节点同步问题。整个同步系统采用主从式结构,主节点通过广播包方式发出全局网络同步帧信号,各分布式节点通过基于锁相环原理的闭环控制系统将各自的上屏帧信号与网络同步...提出了一种锁相式同步技术,以解决Video Over IP大屏拼接系统中多节点同步问题。整个同步系统采用主从式结构,主节点通过广播包方式发出全局网络同步帧信号,各分布式节点通过基于锁相环原理的闭环控制系统将各自的上屏帧信号与网络同步帧信号进行锁相处理。提出的锁相式同步技术,锁相范围为-π^+π,并采用多模式跟踪方式兼顾了锁相速度和锁定后稳定度。通过FPGA硬件平台验证及示波器实际测试,同步精度达±1μs,相位最大锁定时间约为34 s。展开更多
Synchronous sampling is very essential in underwater multilinear array seismic exploration system in which every acquisition node(AN)samples analog signals by its own analog-digital converter(ADC).Aiming at the proble...Synchronous sampling is very essential in underwater multilinear array seismic exploration system in which every acquisition node(AN)samples analog signals by its own analog-digital converter(ADC).Aiming at the problems of complex synchronous sampling method and long locking time after varying sampling rate in traditional underwater seismic exploration system,an improved synchronous sampling model based on the master-slave synchronous model and local clock asynchronous drive with non phase locked loop(PLL)is built,and a high-precision synchronous sampling method is proposed,which combines the short-term stability of local asynchronous driving clock with the master-slave synchronous calibration of local sampling clock.Based on the improved synchronous sampling model,the influence of clock stability,transmission delay and phase jitter on synchronous sampling error is analyzed,and a high-precision calibration method of synchronous sampling error based on step-by-step compensation of transmission delay is proposed.The model and method effectively realize the immunity of phase jitter on synchronous sampling error in principle,and compensate the influence of signal transmission delay on synchronous sampling error.At the same time,it greatly reduces the complexity of software and hardware implementation of synchronous sampling,and solves the problem of long locking time after changing the sampling rate in traditional methods.The experimental system of synchronous sampling for dual linear array is built,and the synchronous sampling accuracy is better than 5 ns.展开更多
A new high dynamic synchronization algorithm using cyclic spectral density was presented according to the theories of cyclic spectral density and its anti-interface and anti-noise properties.The closed forms of freque...A new high dynamic synchronization algorithm using cyclic spectral density was presented according to the theories of cyclic spectral density and its anti-interface and anti-noise properties.The closed forms of frequency error and phase error were obtained,and their performances were analyzed.The in-phase signal throw costas loop was normalized to obtain a cosine signal.Cyclic spectral density of the cosine signal of was computed to obtain the frequency error and the phase error and then results were put into NCO to synchronize.Finally,the performance of the presented algorithms was compared with the conventional algorithms by virtue of simulations,and the simulation results proved the correctness and the superiority of the new algorithms.展开更多
文摘For the model of a Closed Phase Locked Loop (CPLL) communication System consists of both the transmission and receiver ends. This model is considered to be in a multi-order intermittent chaotic state. The chaotic signals are then synchronized along side with our system. This chaotic synchronization will be demonstrated and furthermore, a modulation will be formed to examine the system if it will perfectly reconstruct or not. Finally we will demonstrate the synchronization conditions of the system.
文摘CDMA Timing and phase offsets tracking remain as one of considerable factors that influence the performances of communication systems. Many algorithms are proposed to solve this problem. In general, these solutions process separately the chip sampling offset and phase rotation. In addition, most of proposed solutions can not assure a compromise between robustness criteria and low complexity for implementation in real time applications. In this paper we present an efficient algorithm for chip sampling and phase synchronization. This algorithm allows estimating and correcting jointly in real time, sampling instant and phase errors. The robustness and the low complexity of this algorithm are evaluated, firstly by simulation and then tested by real experimentation for UMTS standard. Simulation results show that the proposed algorithm provides very efficient compensation for sampling clock offset and phase rotation. A real time implementation is achieved, based on TigerSharc DSP, while using a complete UMTS transmission-reception chain. Experimental results show robustness in real conditions.
文摘提出了一种锁相式同步技术,以解决Video Over IP大屏拼接系统中多节点同步问题。整个同步系统采用主从式结构,主节点通过广播包方式发出全局网络同步帧信号,各分布式节点通过基于锁相环原理的闭环控制系统将各自的上屏帧信号与网络同步帧信号进行锁相处理。提出的锁相式同步技术,锁相范围为-π^+π,并采用多模式跟踪方式兼顾了锁相速度和锁定后稳定度。通过FPGA硬件平台验证及示波器实际测试,同步精度达±1μs,相位最大锁定时间约为34 s。
基金National Key Research and Development Program of China(No.2018YFE0208200)National Natural Science Foundation of China(Nos.61971307,61905175,51775377)+5 种基金National Key Research and Development Plan Project(No.2020YFB2010800)The Fok Ying Tung Education Foundation(No.171055)China Postdoctoral Science Foundation(No.2020M680878)Guangdong Province Key Research and Development Plan Project(No.2020B0404030001)Tianjin Science and Technology Plan Project(No.20YDTPJC01660)Project of Foreign Affairs Committee of China Aviation Development Sichuan Gas Turbine Research Institute(Nos.GJCZ-2020-0040,GJCZ-2020-0041)。
文摘Synchronous sampling is very essential in underwater multilinear array seismic exploration system in which every acquisition node(AN)samples analog signals by its own analog-digital converter(ADC).Aiming at the problems of complex synchronous sampling method and long locking time after varying sampling rate in traditional underwater seismic exploration system,an improved synchronous sampling model based on the master-slave synchronous model and local clock asynchronous drive with non phase locked loop(PLL)is built,and a high-precision synchronous sampling method is proposed,which combines the short-term stability of local asynchronous driving clock with the master-slave synchronous calibration of local sampling clock.Based on the improved synchronous sampling model,the influence of clock stability,transmission delay and phase jitter on synchronous sampling error is analyzed,and a high-precision calibration method of synchronous sampling error based on step-by-step compensation of transmission delay is proposed.The model and method effectively realize the immunity of phase jitter on synchronous sampling error in principle,and compensate the influence of signal transmission delay on synchronous sampling error.At the same time,it greatly reduces the complexity of software and hardware implementation of synchronous sampling,and solves the problem of long locking time after changing the sampling rate in traditional methods.The experimental system of synchronous sampling for dual linear array is built,and the synchronous sampling accuracy is better than 5 ns.
基金Sponsored by the National Basic Research Program (Grant No. 2007CB310601)the High Technology Research and Development Program of China(Grant No. 2007AA12Z338)
文摘A new high dynamic synchronization algorithm using cyclic spectral density was presented according to the theories of cyclic spectral density and its anti-interface and anti-noise properties.The closed forms of frequency error and phase error were obtained,and their performances were analyzed.The in-phase signal throw costas loop was normalized to obtain a cosine signal.Cyclic spectral density of the cosine signal of was computed to obtain the frequency error and the phase error and then results were put into NCO to synchronize.Finally,the performance of the presented algorithms was compared with the conventional algorithms by virtue of simulations,and the simulation results proved the correctness and the superiority of the new algorithms.