期刊文献+
共找到2篇文章
< 1 >
每页显示 20 50 100
基于GPU的卫星通信基带处理高吞吐率并行算法
1
作者 李荣春 周鑫 +1 位作者 王庆林 梅松竹 《计算机工程与科学》 CSCD 北大核心 2023年第10期1720-1730,共11页
卫星通信被广泛应用于加密通信、应急通信等领域中,其基带处理算法较为复杂,需要很强的算力支持。传统的FPGA和DSP等平台开发周期过长,基于GPU的软件无线电方案开发便捷,性能优越。提出了一种基于GPU的卫星通信基带算法群,实现了卫星通... 卫星通信被广泛应用于加密通信、应急通信等领域中,其基带处理算法较为复杂,需要很强的算力支持。传统的FPGA和DSP等平台开发周期过长,基于GPU的软件无线电方案开发便捷,性能优越。提出了一种基于GPU的卫星通信基带算法群,实现了卫星通信下行链路的高速处理。实验结果表明,基于GPU的卫星通信链路达到了最低延迟要求,基带最高处理速度达到978 Mbps。 展开更多
关键词 5G 卫星通信 LDPC VITERBI RS
下载PDF
An Improved High Fan-in Domino Circuit for High Performance Microprocessors
2
作者 冯超超 陈迅 +1 位作者 衣晓飞 张民选 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2008年第9期1740-1744,共5页
An improved high fan-in domino circuit is proposed. The nMOS pull-down network of the circuit is divided into several blocks to reduce the capacitance of the dynamic node and each block only needs a small keeper trans... An improved high fan-in domino circuit is proposed. The nMOS pull-down network of the circuit is divided into several blocks to reduce the capacitance of the dynamic node and each block only needs a small keeper transistor to maintain the noise margin. Because we omit the footer transistor, the circuit has better performance than the standard domino circuit. A 64-input OR-gate implemented with the structure is simulated using HSPICE under typical conditions of 0.13μm CMOS technology. The average delay of the circuit is 63.9ps, the average power dissipation is 32.4μW, and the area is l15μm^2. Compared to compound domino logic, the proposed circuit can reduce delay and power dissipation by 55% and 38%, respectively. 展开更多
关键词 high fan-in domino logic high performance keeper transistor
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部