期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
A Low Jitter PLL in a 90nm CMOS Digital Process 被引量:5
1
作者 尹海丰 王峰 +1 位作者 刘军 毛志刚 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2008年第8期1511-1516,共6页
A low jitter phase-locked loop (PLL) that does not need analog resistors and capacitors is designed and fabrica- ted in a 90nm CMOS digital process. The metal parasitic capacitor is used in the PLL loop filter. Test... A low jitter phase-locked loop (PLL) that does not need analog resistors and capacitors is designed and fabrica- ted in a 90nm CMOS digital process. The metal parasitic capacitor is used in the PLL loop filter. Test results show that when the PLL is locked on 1. 989GHz, the RMS jitter is 3. 7977ps, the peak-to-peak jitter is 31. 225ps, and the power con- sumption is about 9mW. The locked output frequency range is from 125MHz to 2.7GHz. 展开更多
关键词 PLL PFD charge pump VCO
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部