期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
Feedback Cache Mechanism for Dynamically Reconfigurable VLIW Processors 被引量:2
1
作者 Sensen Hu Weixing Ji Yizhuo Wang 《Tsinghua Science and Technology》 SCIE EI CAS CSCD 2017年第3期303-316,共14页
Very Long Instruction Word (VLIW) architectures are commonly used in application-specific domains due to their parallelism and low-power characteristics. Recently, parameterization of such architectures allows for r... Very Long Instruction Word (VLIW) architectures are commonly used in application-specific domains due to their parallelism and low-power characteristics. Recently, parameterization of such architectures allows for runtime adaptation of the issue-width to match the inherent Instruction Level Parallelism (ILP) of an application. One implementation of such an approach is that the event of the issue-width switching dynamically triggers the reconfiguration of the data cache at runtime. In this paper, the relationship between cache resizing and issue-width is well investigated. We have observed that the requirement of the cache does not always correlate with the issue- width of the VLIW processor. To further coordinate the cache resizing with the changing issue-width, we present a novel feedback mechanism to "block" the low yields of cache resizing when the issue-width changes. In this manner, our feedback cache mechanism has a coordinated effort with the issue-width changes, which leads to a noticeable improvement of the cache performance. The experiments show that there is 10% energy savings as well as a 2.3% cache misses decline on average achieved, compared with the cache without the feedback mechanism. Therefore, the feedback mechanism is proven to have the capability to ensure more benefits are achieved from the dynamic and frequent reconfiguration. 展开更多
关键词 RECONFIGURATION Very Long Instruction Word (VLIW) issue-width CACHE FEEDBACK
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部