期刊文献+
共找到3篇文章
< 1 >
每页显示 20 50 100
A glance of technology efforts for design-for-manufacturing in nano-scale CMOS processes 被引量:3
1
作者 CHENG YuHua 《Science in China(Series F)》 2008年第6期807-818,共12页
This paper overviews design for manufacturing (DFM) for IC design in nano-CMOS technologies. Process/device issues relevant to the manufacturability of ICs in advanced CMOS technologies will be presented first befor... This paper overviews design for manufacturing (DFM) for IC design in nano-CMOS technologies. Process/device issues relevant to the manufacturability of ICs in advanced CMOS technologies will be presented first before an exploration on process/device modeling for DFM is done. The discussion also covers a brief introduction of DFM-aware of design flow and EDA efforts to better handle the design-manufacturing interface in very large scale IC design environment. 展开更多
关键词 design-for-manufacturing (DFM) design-for-yield nano-CMOS IC design IC design methodology CMOSdesign technology platform
原文传递
An area-efficient 55 nm 10-bit 1-MS/s SAR ADC for battery voltage measurement 被引量:1
2
作者 陈宏铭 郝跃国 +1 位作者 赵龙 程玉华 《Journal of Semiconductors》 EI CAS CSCD 2013年第9期164-170,共7页
An area-efficient CMOS 1-MS/s 10-bit charge-redistribution SAR ADC for battery voltage measure- ment in a SoC chip is proposed. A new DAC architecture presents the benefits of a low power approach without applying the... An area-efficient CMOS 1-MS/s 10-bit charge-redistribution SAR ADC for battery voltage measure- ment in a SoC chip is proposed. A new DAC architecture presents the benefits of a low power approach without applying the common mode voltage. The threshold inverter quantizer (TIQ)-based CMOS Inverter is used as a comparator in the ADC to avoid static power consumption which is attractive in battery-supply application. Sixteen level-up shifters aim at converting the ultra low core voltage control signals to the higher voltage level analog circuit in a 55 nm CMOS process. The whole ADC power consumption is 2.5 mW with a maximum input capaci- tance of 12 pF in the sampling mode. The active area of the proposed ADC is 0.0462 mm2 and it achieves the SFDR and ENOB of 65.6917 dB and 9.8726 bits respectively with an input frequency of 200 kHz at 1 MS/s sampling rate. 展开更多
关键词 successive approximation register analog-to-digital converter charge redistribution threshold in-verter quantizer
原文传递
A novel switched capacitor bandgap reference with a correlated double sampling structure
3
作者 陈建广 郝跃国 程玉华 《Journal of Semiconductors》 EI CAS CSCD 2013年第2期109-112,共4页
A switched capacitor bandgap voltage reference with correlated double sampling structure embedded in a temperature sensor is implemented in a standard 0.35 um CMOS process. Due to the smaller change of the op-amp's o... A switched capacitor bandgap voltage reference with correlated double sampling structure embedded in a temperature sensor is implemented in a standard 0.35 um CMOS process. Due to the smaller change of the op-amp's output voltage, this topology is very suitable for low power applications. In addition, errors caused by the finite op-amp gain, input offset voltage, and 1/f noise are eliminated with the correlated double sampling technique. Additionally, two-level process calibration techniques are designed to minimize the process spread. Finally, a method of getting a full period valid reference voltage output is discussed and experimental results are provided to verify the effectiveness of the proposed structure. 展开更多
关键词 bandgap correlated double sampling low power switched capacitor
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部